English
Language : 

Z8F0113HJ005EG Datasheet, PDF (46/245 Pages) Zilog, Inc. – High-Performance 8-Bit Microcontrollers
Z8 Encore! XP® F0823 Series
Product Specification
31
HALT Mode
Executing the eZ8 CPU’s HALT instruction places the device into HALT Mode, which
powers down the CPU but leaves all other peripherals active. In HALT Mode, the operat-
ing characteristics are:
• Primary oscillator is enabled and continues to operate
• System clock is enabled and continues to operate
• eZ8 CPU is stopped
• Program counter stops incrementing
• Watchdog Timer’s internal RC oscillator continues to operate
• If enabled, the Watchdog Timer continues to operate
• All other on-chip peripherals continue to operate
The eZ8 CPU can be brought out of HALT Mode by any of the following operations:
• Interrupt
• Watchdog Timer time-out (interrupt or reset)
• Power-On Reset
• Voltage Brown-Out reset
• External RESET pin assertion
To minimize current in HALT Mode, all GPIO pins that are configured as inputs must be
driven to one of the supply rails (VCC or GND).
Peripheral-Level Power Control
In addition to the STOP and HALT modes, it is possible to disable each peripheral on each
of the Z8 Encore! XP F0823 Series devices. Disabling a given peripheral minimizes its
power consumption.
Power Control Register Definitions
The following sections describe the power control registers.
Power Control Register 0
Each bit of the following registers disables a peripheral block, either by gating its system
clock input or by removing power from the block.
PS024315-1011
PRELIMINARY
HALT Mode