English
Language : 

JDP2S01T Datasheet, PDF (107/150 Pages) Toshiba Semiconductor – UHF~VHF Band RF Attenuator Applications
Philips Semiconductors
ISP1362
Single-chip USB OTG controller
The HCD is first required to initialize the HcTransferCounter register with the byte
count to be transferred and check the HcBufferStatus register. The HCD then sends
the command (44H for reading from the ATL buffer, and C4H for writing to the ATL
buffer) to the HC through the I/O port of the microprocessor. After the command is
sent, the HCD starts reading data from the ATL buffer or writing data to the ATL
buffer. While the HCD is accessing the buffer, the buffer pointer of ATL also increases
automatically. When the pointer has reached the initialized byte count of the
HcTransferCounter register, the HC sets the AllEOTInterrupt bit of the HcµPInterrupt
register to logic 1 and updates the HcBufferStatus register.
15.9.3 HcATLBlkSize register (R/W: 54H/D4H)
The ISP1362 partitions the ATL buffer into several equal sized blocks so that the HC
can skip the current PTD and proceed to process the next PTD easily. The block size
of the ATL buffer must be specified in this register and must be a multiple of 8 bytes.
The bit allocation of the HcATLBlkSize register is given in Table 96.
Code (Hex): 54 — read
Code (Hex): D4 — write
Table 96: HcATLBlkSize register: bit allocation
Bit
15
14
13
12
11
10
9
8
Symbol
reserved
BlockSize[9:8]
Reset
-
-
-
-
-
-
0
0
Access
-
-
-
-
-
-
R/W
R/W
Bit
7
6
5
4
3
2
1
0
Symbol
BlockSize[7:0]
Reset
0
0
0
0
0
0
0
0
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 97: HcATLBlkSize register: bit description
Bit
Symbol
Description
15 to 10 -
reserved
9 to 0
BlockSize[9:0] The block size of the ATL buffer.
15.9.4 HcATLPTDDoneMap register (R: 1BH)
This is a 32-bit register. The bit description of the register is given in Table 98. Every
bit of the register represents the processing status of a PTD. Bit 0 of the register
represents the first PTD stored in the ATL buffer, bit 1 represents the second PTD
stored in the buffer, and so on. The register is immediately updated after the
completion of each ATL PTD processing. It is cleared upon reading by the HCD. Bits
that are set representing its corresponding PTDs have been processed by the HC
and ACK token has been received from the device.
Code (Hex): 1B — read only
9397 750 12337
Product data
Rev. 03 — 06 January 2004
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
107 of 150