|
EP2SGX30CF780C5N Datasheet, PDF (303/316 Pages) Altera Corporation – Section I. Stratix II GX Device Data Sheet | |||
|
◁ |
Table 4â112. DLL Frequency Range Specifications (Part 2 of 2)
Frequency Mode
Frequency Range (MHz)
240 to 400 (â3 speed grade)
3
240 to 350 (â4 and â5 speed grade)
Resolution
(Degrees)
36
36
Table 4â113. DQS Jitter Specifications for DLL-Delayed Clock (tDQS_JITTER)
Note (1)
Number of DQS Delay Buffer Stages
(2)
Commercial (ps)
1
80
2
110
3
130
4
160
Industrial (ps)
110
130
180
210
(1) Peak-to-peak period jitter on the phase-shifted DQS clock. For example, jitter on
two delay stages under commercial conditions is 200 ps peak-to-peak or 100 ps.
(2) Delay stages used for requested DQS phase shift are reported in a projectâs
Compilation Report in the Quartus II software.
Table 4â114. DQS Phase-Shift Error Specifications for DLL-Delayed Clock (tDQS_PSERR)
Number of DQS Delay Buffer Stages (1) â3 Speed Grade (ps) â4 Speed Grade (ps) â5 Speed Grade (ps)
1
25
30
35
2
50
60
70
3
75
90
105
4
100
120
140
(1) Delay stages used for request DQS phase shift are reported in a projectâs Compilation Report in the Quartus II
software. For example, phase-shift error on two delay stages under -3 conditions is 50 ps peak-to-peak or 25 ps.
|
▷ |