English
Language : 

PIC24FJ128GC010 Datasheet, PDF (306/472 Pages) Microchip Technology – 16-Bit Flash Microcontrollers with 12-Bit Pipeline A/D, Sigma-Delta A/D, USB On-The-Go and XLP Technology
PIC24FJ128GC010 FAMILY
REGISTER 21-1: PMCON1: EPMP CONTROL REGISTER 1 (CONTINUED)
bit 1-0
IRQM<1:0>: Interrupt Request Mode bits
11 = Interrupt is generated when Read Buffer 3 is read or Write Buffer 3 is written (Buffered PSP mode),
or on a read or write operation when PMA<1:0> = 11 (Addressable PSP mode only)
10 = Reserved
01 = Interrupt is generated at the end of a read/write cycle
00 = No interrupt is generated
REGISTER 21-2: PMCON2: EPMP CONTROL REGISTER 2
R-0, HSC
U-0
R/C-0, HS R/C-0, HS
U-0
U-0
U-0
U-0
BUSY
—
ERROR TIMEOUT
—
—
—
—
bit 15
bit 8
R/W-0
RADDR23(1)
bit 7
R/W-0
RADDR22(1)
R/W-0
RADDR21(1)
R/W-0
RADDR20(1)
R/W-0
RADDR19(1)
R/W-0
RADDR18(1)
R/W-0
RADDR17(1)
R/W-0
RADDR16(1)
bit 0
Legend:
R = Readable bit
-n = Value at POR
C = Clearable bit
HS = Hardware Settable bit
W = Writable bit
‘1’ = Bit is set
HSC = Hardware Settable/Clearable bit
U = Unimplemented, read as ‘0’
‘0’ = Bit is cleared
x = Bit is unknown
bit 15
bit 14
bit 13
bit 12
bit 11-8
bit 7-0
BUSY: Busy bit (Master mode only)
1 = Port is busy
0 = Port is not busy
Unimplemented: Read as ‘0’
ERROR: Error bit
1 = Transaction error (illegal transaction was requested)
0 = Transaction completed successfully
TIMEOUT: Time-out bit
1 = Transaction timed out
0 = Transaction completed successfully
Unimplemented: Read as ‘0’
RADDR<23:16>: Parallel Master Port Reserved Address Space bits(1)
Note 1: If RADDR<23:16> = 00000000, then the last EDS address for Chip Select 2 will be FFFFFFh.
DS30009312B-page 306
 2012-2013 Microchip Technology Inc.