English
Language : 

LAN9303MI-AKZE Datasheet, PDF (221/386 Pages) SMSC Corporation – Small Form Factor Three Port 10/100 Managed Ethernet Switch with Dual MII/RMII/Turbo MII
Small Form Factor Three Port 10/100 Managed Ethernet Switch with Dual MII/RMII/Turbo MII
Datasheet
13.3.2.9 Port x PHY Special Modes Register (PHY_SPECIAL_MODES_x)
Index (decimal): 18
Size:
16 bits
This read/write register is used to control the special modes of the Port x PHY.
Note: This register is re-written by the EEPROM Loader following the release of reset or a RELOAD
command. Refer to Section 8.4, "EEPROM Loader," on page 121 for more information.
BITS
DESCRIPTION
TYPE
15:8 RESERVED
RO
7:5 PHY Mode (MODE[2:0])
R/W
This field reflects the default PHY mode of operation. Refer to Table 13.11 NASR
for a definition of each mode.
Note 13.72
4:0 PHY Address (PHYADD)
R/W
The PHY Address field determines the MMI address to which the PHY will NASR
respond and is also used for initialization of the cipher (scrambler) key. Each Note 13.72
PHY must have a unique address. Refer to Section 7.1.1, "PHY
Addressing," on page 96 for additional information.
Note: No check is performed to ensure this address is unique from the
other PHY addresses (Port 1 PHY, Port 2 PHY, and Virtual PHY).
DEFAULT
-
Note 13.73
Note 13.74
Note 13.72 Register bits designated as NASR are reset when the Port x PHY Reset is generated via
the Reset Control Register (RESET_CTL). The NASR designation is only applicable when
the Reset (PHY_RST) bit of the Port x PHY Basic Control Register
(PHY_BASIC_CONTROL_x) is set.
Note 13.73 For Port 1 operating in an external mode (MII PHY, RMII PHY, or MII MAC mode), the
default value of this field is 110b and is independent of any strap. For Port 1 operating in
Internal PHY mode and for all operating modes of Port 2, the default value of this field is
determined by a combination of the configuration straps autoneg_strap_x, speed_strap_x,
and duplex_strap_x. If the autoneg_strap_x is 1, then the default MODE[2:0] value is 111b.
Else, the default value of this field is determined by the remaining straps. MODE[2]=0,
MODE[1]=(speed_strap_1 for Port 1 PHY, speed_strap_2 for Port 2 PHY), and
MODE[0]=(duplex_strap_1 for Port 1 PHY, duplex_strap_2 for Port 2 PHY). Configuration
strap values are latched upon the de-assertion of a chip-level reset as described in Section
4.2.4, "Configuration Straps," on page 52. Refer to Section 4.2.4, "Configuration Straps,"
on page 52 for strap definitions.
Note 13.74 The default value of this field is determined by the phy_addr_sel_strap configuration strap.
Refer to Section 7.1.1, "PHY Addressing," on page 96 for additional information.
SMSC LAN9303M/LAN9303Mi
221
DATASHEET
Revision 1.5 (07-08-11)