English
Language : 

DS003-1 Datasheet, PDF (76/76 Pages) Xilinx, Inc – Fast, high-density Field-Programmable Gate Arrays
Virtex™ 2.5 V Field Programmable Gate Arrays
R
Revision History
Date
11/98
01/99
02/99
05/99
05/99
07/99
09/99
01/00
01/00
03/00
05/00
05/00
09/00
10/00
04/02/01
04/19/01
07/19/01
07/19/02
Version
1.0
1.2
1.3
1.4
1.5
1.6
1.7
1.8
1.9
2.0
2.1
2.2
2.3
2.4
2.5
2.6
2.7
2.8
Revision
Initial Xilinx release.
Updated package drawings and specs.
Update of package drawings, updated specifications.
Addition of package drawings and specifications.
Replaced FG 676 & FG680 package drawings.
Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit
Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O
Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and
new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and
Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19.
Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated
IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate.
Added IOB Input Switching Characteristics Standard Adjustments.
Speed grade update to preliminary status, Power-on specification and Clock-to-Out
Minimums additions, "0" hold time listing explanation, quiescent current listing update, and
Figure 6 ADDRA input label correction. Added TIJITCC parameter, changed TOJIT to TOPHASE.
Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479,
117153, 117154, and 117612. Modified notes for Recommended Operating Conditions
(voltage and temperature). Changed Bank information for VCCO in CS144 package on p.43.
Updated DLL Jitter Parameter table and waveforms, added Delay Measurement
Methodology table for different I/O standards, changed buffered Hex line info and
Input/Output Timing measurement notes.
New TBCKO values; corrected FG680 package connection drawing; new note about status
of CCLK pin after configuration.
Modified "Pins not listed ..." statement. Speed grade update to Final status.
Modified Table 18.
• Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.
• Corrected Units column in table under IOB Input Switching Characteristics.
• Added values to table under CLB SelectRAM Switching Characteristics.
• Corrected pinout info for devices in the BG256, BG432, and BG560 pkgs in Table 18.
• Corrected BG256 Pin Function Diagram.
• Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.
• Converted file to modularized format. See section Virtex Data Sheet, below.
• Corrected pinout information for FG676 device in Table 4. (Added AB22 pin.)
• Clarified VCCINT pinout information and added AE19 pin for BG352 devices in Table 3.
• Changed pinouts listed for BG352 XCV400 devices in banks 0 thru 7.
• Changed pinouts listed for GND in TQ144 devices (see Table 2).
Virtex Data Sheet
The Virtex Data Sheet contains the following modules:
• DS003-1, Virtex 2.5V FPGAs:
Introduction and Ordering Information (Module 1)
• DS003-2, Virtex 2.5V FPGAs:
Functional Description (Module 2)
• DS003-3, Virtex 2.5V FPGAs:
DC and Switching Characteristics (Module 3)
• DS003-4, Virtex 2.5V FPGAs:
Pinout Tables (Module 4)
Module 4 of 4
28
www.xilinx.com
1-800-255-7778
DS003-4 (v2.8) July 19, 2002
Production Product Specification