English
Language : 

LM3S5D91 Datasheet, PDF (477/1340 Pages) Texas Instruments – Stellaris® LM3S5D91 Microcontroller
Stellaris® LM3S5D91 Microcontroller
Figure 9-7. Host-Bus Write Cycle, MODE = 0x1, WRHIGH = 0, RDHIGH = 0
ALE
(EPI0S30)
CSn
(EPI0S30)
WRn
(EPI0S29)
RDn/OEn
(EPI0S28)
BSEL0n/
BSEL1na
Address
Data
a BSEL0n and BSEL1n are available in Host-Bus 16 mode only.
Data
Figure 9-8 on page 477 shows a write cycle with the address and data signals multiplexed (MODE
field is 0x0 in the EPIHBnCFG register). A read cycle would look similar, with the RDn strobe being
asserted along with CSn and data being latched on the rising edge of RDn.
Figure 9-8. Host-Bus Write Cycle with Multiplexed Address and Data, MODE = 0x0, WRHIGH = 0, RDHIGH
=0
ALE
(EPI0S30)
CSn
(EPI0S30)
WRn
(EPI0S29)
RDn/OEn
(EPI0S28)
BSEL0n/
BSEL1na
Address
(high order, non muxed)
Muxed
Address/Data
Address
Data
a BSEL0n and BSEL1n are available in Host-Bus 16 mode only.
When using ALE with dual CSn configuration (CSCFG field is 0x3 in the EPIHBnCFG2 register), the
appropriate CSn signal is asserted at the same time as ALE, as shown in Figure 9-9 on page 478.
January 22, 2012
477
Texas Instruments-Production Data