English
Language : 

MC9S08AW16CFUE Datasheet, PDF (94/324 Pages) Freescale Semiconductor, Inc – MC9S08AW60 Features
Chapter 6 Parallel Input/Output
6.7.5 Port C I/O Registers (PTCD and PTCDD)
Port C parallel I/O function is controlled by the registers listed below.
7
R
W
Reset
0
6
PTCD6
5
PTCD5
4
PTCD4
3
PTCD3
2
PTCD2
0
0
0
0
0
Figure 6-19. Port C Data Register (PTCD)
1
PTCD1
0
0
PTCD0
0
Table 6-12. PTCD Register Field Descriptions
Field
Description
6:0
PTCD[6:0]
Port C Data Register Bits — For port C pins that are inputs, reads return the logic level on the pin. For port C
pins that are configured as outputs, reads return the last value written to this register.
Writes are latched into all bits of this register. For port C pins that are configured as outputs, the logic level is
driven out the corresponding MCU pin.
Reset forces PTCD to all 0s, but these 0s are not driven out the corresponding pins because reset also
configures all port pins as high-impedance inputs with pullups disabled.
7
R
W
Reset
0
6
PTCDD6
5
PTCDD5
4
PTCDD4
3
PTCDD3
2
PTCDD2
0
0
0
0
0
Figure 6-20. Data Direction for Port C (PTCDD)
1
PTCDD1
0
0
PTCDD0
0
Table 6-13. PTCDD Register Field Descriptions
Field
Description
6:0
Data Direction for Port C Bits — These read/write bits control the direction of port C pins and what is read for
PTCDD[6:0] PTCD reads.
0 Input (output driver disabled) and reads return the pin value.
1 Output driver enabled for port C bit n and PTCD reads return the contents of PTCDn.
MC9S08AW60 Data Sheet, Rev 2
94
Freescale Semiconductor