English
Language : 

C515C_9711 Datasheet, PDF (237/268 Pages) Siemens Semiconductor Group – 8-Bit CMOS Microcontroller
OTP Memory Operation
C515C-8E
10.5 Program / Read OTP Memory Bytes
The program/read OTP memory byte access mode is defined by PMSEL1,0 = 1,1. It is initiated
when the PMSEL1,0 = 1,1 is valid at the rising edge of PALE. With the falling edge of PALE the
upper addresses A8-A15 of the 16-bit OTP memory address are latched. After A8-A15 has been
latched, A0-A7 is put on the address bus (port 2). A0-A7 must be stable when PROG is low or PRD
is low. If subsequent OTP address locations are accessed with constant address information at the
high address lines A8-15, A8-A15 must only be latched once (page address mechanism).
Figure 10-4 shows a typical OTP memory programming cycle with a following OTP memory read
operation. In this example A8-A15 of the read operation are identical to A8-A15 of the preceeding
programming operation.
PMSEL1,0
1,1
Port 2
A8-A15
A0-A7
PALE
Port 0
PROG
PRD
D0-D7
min. 100 µs
D0-D7
min.
100 ns
MCT03654
Figure 10-4
Programming / Verify OTP Memory Access Waveform
If the address lines A8-A15 must be updated, PALE must be activated for the latching of the new
A8-A15 value. Control, address, and data information must only be switched when the PROG and
PRD signals are at high level. The PALE high pulse must always be executed if a different access
mode has been used prior to the actual access mode.
Semiconductor Group
10-7
1997-11-01