English
Language : 

AK8186B Datasheet, PDF (56/69 Pages) Asahi Kasei Microsystems – Multi Output Clock Generator with Integrated 2.0GHz VCO
AK8186B
LVPECL Outputs
Register
Address Bit(s)
(Hex)
Name
4 Output Invert
0x0F0
OUT0 LVPECL
3:2 Differential
Voltage
OUT0
1:0 Power-Down
4 Output Invert
0x0F1
OUT1 LVPECL
3:2 Differential
Voltage
OUT1
1:0 Power-Down
4 Output Invert
0x0F2
OUT2 LVPECL
3:2 Differential
Voltage
OUT2
1:0 Power-Down
Description
Selects the output polarity.
0: non-inverting (default)
1: inverting
Sets the LVPECL output differential voltage(Vod)
[3:2] Vod(mV)
0 0 400
0 1 600
1 0 780 (default)
1 1 960
LVPECL power-down modes.
[1:0] Out Mode
0 0 On Normal operation (default)
0 1 Off Partial Power-down (Outputs Hi-Z).
1 0 Off Partial Power-down (Outputs Hi-Z).
1 1 Off Power-down (Outputs Hi-Z)
Selects output polarity.
0: non-inverting (default)
1: inverting
Sets the LVPECL output differential voltage(Vod)
[3:2] Vod(mV)
0 0 400
0 1 600
1 0 780 (default)
1 1 960
LVPECL power-down modes.
[1:0] Out Mode
0 0 On Normal operation
0 1 Off Partial Power-down (Outputs Hi-Z).
1 0 Off Partial Power-down (Outputs Hi-Z). (default)
1 1 Off Power-down (Outputs Hi-Z).
Selects output polarity.
0: non-inverting (default)
1: inverting
Sets the LVPECL output differential voltage(Vod)
[3:2] Vod(mV)
0 0 400
0 1 600
1 0 780 (default)
1 1 960
LVPECL power-down modes.
[1:0] Out Mode
0 0 On Normal operation (default)
0 1 Off Partial Power-down (Outputs Hi-Z).
1 0 Off Partial Power-down (Outputs Hi-Z).
1 1 Off Power-down (Outputs Hi-Z).
Sep-2012
- 56 -
draft-E-02