English
Language : 

82845PE Datasheet, PDF (120/176 Pages) Intel Corporation – 82845GE Graphics and Memory Controller Hub (GMCH) and 82845PE Memory Controller Hub (MCH)
Functional Description
Table 5-7. PCI Commands Supported by (G)MCH When Acting As an AGP/PCI_B Initiator
Source Bus
Command
Other Encoded Information
(G)MCH Host Bridge
Corresponding
PCI_B Command
GC/BE[3:0]#
Encoding
Source Bus: Host
EA Memory Access
Address ≥ 4 GB
Source Bus: Hub Interface
Memory Write
-
None
Memory Write
N/A
0111
NOTES:
1. Processor to AGP/PCI_B bus can result in deadlocks. Locked access to AGP/PCI_B bus is strongly
discouraged.
2. N/A refers to a function that is not applicable, Not Supported refers to a function that is available but
specifically not implemented on the (G)MCH
As an initiator of AGP/PCI_B cycle, the (G)MCH only supports the following transactions:
• Memory Read: All processor to AGP/PCI_B reads will use the memory read command.
• Memory Write: The (G)MCH initiates AGP/PCI_B cycles on behalf of the processor or hub
interface. The (G)MCH does not issue memory write and invalidate as an initiator. The
(G)MCH does not support write merging or write collapsing. The (G)MCH combines
processor-to-PCI writes (DWord or QWord) to provide bursting on the AGP/PCI_B bus. The
(G)MCH allows non-snoopable write transactions from hub interface to the AGP/PCI_B bus.
• I/O Read and Write: I/O read and write from the processor are sent to the AGP/PCI_B bus.
I/O base and limit address range for PCI_B bus are programmed in AGP/PCI_B configuration
registers. All other accesses that do not correspond to this programmed address range are
forwarded to the hub interface.
• Exclusive Access: The (G)MCH does not issue a locked cycle on AGP/PCI_B bus on the
behalf of either the processor or the hub interface. The hub interface and processor locked
transactions to AGP/PCI_B are initiated as unlocked transactions by the (G)MCH on the AGP/
PCI_B bus.
5.3.2.2
Intel® (G)MCH Retry/Disconnect Conditions
The (G)MCH generates retry/disconnect according to the Accelerated Graphics Port Interface
Specification, Revision 2.0 rules when being accessed as a target from the AGP interface (using
PCI semantics).
120
Intel® 82845GE/82845PE Datasheet