English
Language : 

W79E217A Datasheet, PDF (123/207 Pages) Winbond – 8-bit Microcontroller
Preliminary W79E217A Data Sheet
Figure 14-26: Smart Fault Detector timing diagram
The smart fault detector consists of 2 status bits; SFCST and SFCDIR. A SFCST show status of 8 bits
counter is active or in-active, while SFCDIR shows the counter’s counting direction. When SFCST = 0,
SFCDIR keeps its’ state.
The s/w can manually disable and clear the 8 bits counter, by clearing SFCEN to 0.
The following tables show the tabulate accumulated low level Brake time with various Fosc/x dividers
and compares value, at 33MHz and 20MHz.
FOSC/X
SCMP[1:0]
4
16
64
128
1/4
8,250,000
0.485us
1.939us
7.758us
15.515us
1/8
4,125,000
0.970us
3.879us
15.515us
31.030us
1/16
2,062,500
1.939us
7.758us
31.030us
62.061us
1/128
257,812
15.515us
62.061us
248.242us
496.485us
Table 14-5: Example the accumulated low level time at 33 MHz
FOSC/X
SCMP[1:0]
4
16
64
128
1/4
5,000,000
0.80us
3.20us
12.80us
25.60us
1/8
2,500,000
1.60us
6.40us
25.60us
51.20us
1/16
1,250,000
3.20us
12.80us
51.20us
102.40us
1/128
156,250
25.60us
102.40us
409.60us
819.20us
Table 14-6: Example the accumulated low level time at 20 MHz
- 123 -
Publication Release Date: December 14, 2007
Revision A3.0