English
Language : 

HYB18T512400AF Datasheet, PDF (79/117 Pages) Infineon Technologies AG – 512-Mbit DDR2 SDRAM
HYB18T512[40/80/16]0AF–[3/3S/3.7/5]
512-Mbit DDR2 SDRAM
AC & DC Operating Conditions
5.3
DC & AC Characteristics
DDR2 SDRAM pin timing are specified for either single
ended or differential mode depending on the setting of
the EMRS(1) “Enable DQS” mode bit; timing
advantages of differential mode are realized in system
design. The method by which the DDR2 SDRAM pin
timing are measured is mode dependent. In single
ended mode, timing relationships are measured
relative to the rising or falling edges of DQS crossing at
VREF. In differential mode, these timing relationships
are measured relative to the crosspoint of DQS and its
complement, DQS. This distinction in timing methods is
verified by design and characterization but not subject
to production test. In single ended mode, the DQS (and
RDQS) signals are internally disabled and don’t care.
Table 28 DC & AC Logic Input Levels
Symbol Parameter
DDR2-400, DDR2-533
Min.
Max.
VIH(dc)
VIL(dc)
VIH(ac)
VIL(ac)
DC input logic high
DC input low
AC input logic high
AC input low
VREF + 0.125
–0.3
VREF + 0.250
—
VDDQ + 0.3
VREF – 0.125
—
VREF – 0.250
DDR2-667
Min.
VREF + 0.125
–0.3
VREF + 0.200
—
Max.
VDDQ + 0.3
VREF – 0.125
—
VREF – 0.200
Unit
V
V
V
V
Table 29 Single-ended AC Input Test Conditions
Symbol
VREF
VSWING.MAX
SLEW
Condition
Input reference voltage
Input signal maximum peak to peak swing
Input signal minimum Slew Rate
Value
0.5 x VDDQ
1.0
1.0
Unit
V
V
V / ns
Note
1)
1)
2)3)
1) Input waveform timing is referenced to the input signal crossing through the VREF level applied to the device under test.
2) The input signal minimum Slew Rate is to be maintained over the range from VIH(ac).MIN to VREF for rising edges and the
range from VREF to VIL(ac).MAX for falling edges as shown in Figure 64
3) AC timings are referenced with input waveforms switching from VIL(ac) to VIH(ac) on the positive transitions and VIH(ac) to VIL(ac)
on the negative transitions.
Start of Falling Edge Input Timing
V SWING.MAX
Falling Slew =
delta TF
V REF - V IL (ac).MAX
delta TF
Start of Rising Edge Input Timing
delta TR
V DDQ
V IH (ac) .MIN
V IH (dc) .MIN
V REF
V IL (dc) .MAX
V IL (ac) .MAX
V SS
Rising Slew =
V IH(ac).MIN -V REF
delta TR
Figure 64 Single-ended AC Input Test Conditions Diagram
Data Sheet
79
Rev. 1.3, 2005-01
09112003-SDM9-IQ3P