English
Language : 

HYB18T512400AF Datasheet, PDF (76/117 Pages) Infineon Technologies AG – 512-Mbit DDR2 SDRAM
HYB18T512[40/80/16]0AF–[3/3S/3.7/5]
512-Mbit DDR2 SDRAM
Truth tables
Table 21 Clock Enable (CKE) Truth Table for Synchronous Transitions
Current State1) CKE
Command (N)2) 3) Action (N)2)
Note4)5)
Previous Cycle6) Current Cycle6) RAS, CAS, WE
(N-1)
(N)
Power-Down L
L
X
Maintain Power-Down 7)8)11)
L
H
DESELECT or NOP Power-Down Exit
7)9)10)11)
Self Refresh L
L
X
Maintain Self Refresh
8)11)12)
L
H
DESELECT or NOP Self Refresh Exit
9)12)13)14)
Bank(s)
H
L
DESELECT or NOP Active Power-Down Entry 7)9)10)11)15)
Active
All Banks Idle H
L
DESELECT or NOP Precharge Power-Down 9)10)11)15)
Entry
H
L
AUTOREFRESH Self Refresh Entry
7)11)14)16)
Any State other H
H
Refer to the Command Truth Table
17)
than
listed above
1) Current state is the state of the DDR2 SDRAM immediately prior to clock edge N.
2) Command (N) is the command registered at clock edge N, and Action (N) is a result of Command (N)
3) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh.
See Chapter 3.24.2.
4) CKE must be maintained HIGH while the device is in OCD calibration mode.
5) Operation that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must
be powered down and then restarted through the specified initialization sequence before normal operation can continue.
6) CKE (N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge.
7) The Power-Down Mode does not perform any refresh operations. The duration of Power-Down Mode is therefor limited by
the refresh requirements
8) “X” means “don’t care (including floating around VREF)” in Self Refresh and Power Down. However ODT must be driven
HIGH or LOW in Power Down if the ODT function is enabled (Bit A2 or A6 set to “1” in EMRS(1)).
9) All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.
10) Valid commands for Power-Down Entry and Exit are NOP and DESELECT only.
11) tCKE.MIN of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid
input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not
transition from its valid level during the time period of tIS + 2×tCKE + tIH.
12) VREF must be maintained during Self Refresh operation.
13) On Self Refresh Exit DESELECT or NOP commands must be issued on every clock edge occurring during the tXSNR
period. Read commands may be issued only after tXSRD (200 clocks) is satisfied.
14) Valid commands for Self Refresh Exit are NOP and DESELCT only.
15) Power-Down and Self Refresh can not be entered while Read or Write operations, (Extended) mode Register operations,
Precharge or Refresh operations are in progress. See Chapter 3.25 and Chapter 3.24 for a detailed list of restrictions.
16) Self Refresh mode can only be entered from the All Banks Idle state.
17) Must be a legal command as defined in the Command Truth Table.
Table 22 Data Mask (DM) Truth Table
Name (Function)
DM
Write Enable
L
Write Inhibit
H
1) Used to mask write data; provided coincident with the corresponding data.
DQs
Valid
X
Note
1)
1)
Data Sheet
76
Rev. 1.3, 2005-01
09112003-SDM9-IQ3P