English
Language : 

MC68HC908GP32_08 Datasheet, PDF (38/266 Pages) Freescale Semiconductor, Inc – M68HC08 Microcontrollers
Memory
2.5 Random-Access Memory (RAM)
This section describes the 512 bytes of RAM (random-access memory).
Addresses $0040 through $023F are RAM locations. The location of the stack RAM is programmable.
The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space.
NOTE
For correct operation, the stack pointer must point only to RAM locations.
Within page zero are 192 bytes of RAM. Because the location of the stack RAM is programmable, all page
zero RAM locations can be used for I/O control and user data or code. When the stack pointer is moved
from its reset location at $00FF out of page zero, direct addressing mode instructions can efficiently
access all page zero RAM locations. Page zero RAM, therefore, provides ideal locations for frequently
accessed global variables.
Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU
registers.
NOTE
For M6805 compatibility, the H register is not stacked.
During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack
pointer decrements during pushes and increments during pulls.
NOTE
Be careful when using nested subroutines. The CPU may overwrite data in
the RAM during a subroutine or during the interrupt stacking operation.
2.6 FLASH Memory
This subsection describes the operation of the embedded FLASH memory. This memory can be read,
programmed, and erased from a single external supply. The program, erase, and read operations are
enabled through the use of an internal charge pump.
2.6.1 Functional Description
The FLASH memory is an array of 32,256 bytes with an additional 36 bytes of user vectors and one byte
of block protection. An erased bit reads as 1 and a programmed bit reads as a 0. Memory in the FLASH
array is organized into two rows per page basis. The page size is 128 bytes per page. Hence the minimum
erase page size is 128 bytes and the minimum program row size is 64 bytes. Program and erase
operation operations are facilitated through control bits in FLASH Control Register (FLCR). Details for
these operations appear later in this section. The address ranges for the user memory, control registers,
and vectors are:
• $8000–$FDFF; user memory.
• $FF7E; FLASH block protect register.
• $FE08; FLASH control register.
• $FFDC–$FFFF; these locations are reserved for user-defined interrupt and reset vectors.
Programming tools are available from Freescale. Contact your local Freescale representative for more
information.
MC68HC908GP32 Data Sheet, Rev. 10
38
Freescale Semiconductor