English
Language : 

W641GG2JB Datasheet, PDF (61/109 Pages) Winbond – 1-Gbit GDDR3 Graphics SDRAM
W641GG2JB
1-Gbit GDDR3 Graphics SDRAM
6.15 Write - Consecutive Bursts
6.15.1Gapless Bursts
6.15.1.1 Gapless Write Bursts
0
1
2
3
4
5
6
7
8
9
CLK#
CLK
Com.
WR
N/D
WR
N/D
DES
DES
DES
DES
DES
DES
Addr.
B/Cx
B/Cy
WDQS
WL = 3
DQ
Dx0 Dx1 Dx2 Dx3 Dy0 Dy1 Dy2 Dy3
WDQS
WL = 4
DQ
Dx0 Dx1 Dx2 Dx3 Dy0 Dy1 Dy2 Dy3
WR : WRITE
DES : Deselect
N/D : NOP or DES
B / Cx: Bank / Column address
B / Cy: Bank / Column address
WL : Write Latency
Don‘t care
Dx# : Data to B / Cx
Dy# : Data to B / Cy
Com. : Command
Addr. : Address B / C
Notes :
1. Shown with nominal value of tDQSS.
2. The second WR command may be either for the same bank or another bank.
3. WDQS can only transition when data is applied at the chip input and during pre- and postambles.
- 61 -
Publication Release Date: Apr, 22, 2011
Revision A01-002