English
Language : 

SM320C6414-EP_16 Datasheet, PDF (60/93 Pages) Texas Instruments – FIXED-POINT DIGITAL SIGNAL PROCESSORS
SM320C6414-EP, SM320C6415-EP, SM320C6416-EP
FIXED-POINT DIGITAL SIGNAL PROCESSORS
SGUS043D – MAY 2003 – REVISED SEPTEMBER 2008
www.ti.com
ECLKOUTx
READ latency = 2
CEx
ABE[7:0] or BBE[1:0]
AEA[22:3] or BEA[20:1]
AED[63:0] or BED[15:0]
ARE/SDCAS/SADS/SRE§
AOE/SDRAS/SOE§
1
2
BE1
4
EA1
8
1
BE2
BE3
EA2
EA3
6
Q1
BE4
EA4
7
Q2
3
5
Q3
9
Q4
8
9
AWE/SDWE/SWE§
A. These C64x devices have two EMIFs (EMIFA and EMIFB). All EMIFA signals are prefixed by an A and all EMIFB
signals are prefixed by a B. Throughout the rest of this document, in generic EMIF areas of discussion, the prefix A or
B may be omitted [e.g., the programmable synchronous interface access signals are shown as generic (SADS/SRE,
SOE, and SWE) instead of ASADS/ASRE, ASOE, and ASWE (for EMIFA) and BSADS/BSRE, BSOE, and BSWE (for
EMIFB)].
B. The read latency and the length of CEx assertion are programmable via the SYNCRL and CEEXT fields, respectively,
in the EMIFx CE Space Secondary Control register (CExSEC). In this figure, SYNCRL = 2 and CEEXT = 0.
C. The following parameters are programmable via the EMIF CE Space Secondary Control register (CExSEC):
a. Read latency (SYNCRL): 0-, 1-, 2-, or 3-cycle read latency.
b. Write latency (SYNCWL): 0-, 1-, 2-, or 3-cycle write latency
c. CEx assertion length (CEEXT): For standard SBSRAM or ZBT SRAM interface, CEx goes inactive after the final
command has been issued (CEEXT = 0). For synchronous FIFO interface with glue, CEx is active when SOE is
active (CEEXT = 1).
d. Function of SADS/SRE (RENEN): For standard SBSRAM or ZBT SRAM interface, SADS/SRE acts as SADS with
deselect cycles (RENEN = 0). For FIFO interface, SADS/SRE acts as SRE with NO deselect cycles (RENEN =
1).
e. Synchronization clock (SNCCLK): Synchronized to ECLKOUT1 or ECLKOUT2
D. ARE/SDCAS/SADS/SRE, AOE/SDRAS/SOE and AWE/SDWE/SWE operate as SADS/SRE, SOE, and SWE,
respectively, during programmable synchronous interface accesses.
Figure 5-13. Programmable Synchronous Interface Read Timing for EMIFA and EMIFB (With Read
Latency = 2) (See Notes A, B, C)
60
PARAMETER MEASUREMENT INFORMATION
Submit Documentation Feedback