English
Language : 

LM3S1651 Datasheet, PDF (17/1033 Pages) Texas Instruments – ARM and Thumb are registered trademarks and Cortex is a trademark
Stellaris® LM3S1651 Microcontroller
List of Registers
The Cortex-M3 Processor ............................................................................................................. 59
Register 1: Cortex General-Purpose Register 0 (R0) ........................................................................... 66
Register 2: Cortex General-Purpose Register 1 (R1) ........................................................................... 66
Register 3: Cortex General-Purpose Register 2 (R2) ........................................................................... 66
Register 4: Cortex General-Purpose Register 3 (R3) ........................................................................... 66
Register 5: Cortex General-Purpose Register 4 (R4) ........................................................................... 66
Register 6: Cortex General-Purpose Register 5 (R5) ........................................................................... 66
Register 7: Cortex General-Purpose Register 6 (R6) ........................................................................... 66
Register 8: Cortex General-Purpose Register 7 (R7) ........................................................................... 66
Register 9: Cortex General-Purpose Register 8 (R8) ........................................................................... 66
Register 10: Cortex General-Purpose Register 9 (R9) ........................................................................... 66
Register 11: Cortex General-Purpose Register 10 (R10) ....................................................................... 66
Register 12: Cortex General-Purpose Register 11 (R11) ........................................................................ 66
Register 13: Cortex General-Purpose Register 12 (R12) ....................................................................... 66
Register 14: Stack Pointer (SP) ........................................................................................................... 67
Register 15: Link Register (LR) ............................................................................................................ 68
Register 16: Program Counter (PC) ..................................................................................................... 69
Register 17: Program Status Register (PSR) ........................................................................................ 70
Register 18: Priority Mask Register (PRIMASK) .................................................................................... 74
Register 19: Fault Mask Register (FAULTMASK) .................................................................................. 75
Register 20: Base Priority Mask Register (BASEPRI) ............................................................................ 76
Register 21: Control Register (CONTROL) ........................................................................................... 77
Cortex-M3 Peripherals ................................................................................................................. 102
Register 1: SysTick Control and Status Register (STCTRL), offset 0x010 ........................................... 113
Register 2: SysTick Reload Value Register (STRELOAD), offset 0x014 .............................................. 115
Register 3: SysTick Current Value Register (STCURRENT), offset 0x018 ........................................... 116
Register 4: Interrupt 0-31 Set Enable (EN0), offset 0x100 .................................................................. 117
Register 5: Interrupt 32-54 Set Enable (EN1), offset 0x104 ................................................................ 118
Register 6: Interrupt 0-31 Clear Enable (DIS0), offset 0x180 .............................................................. 119
Register 7: Interrupt 32-54 Clear Enable (DIS1), offset 0x184 ............................................................ 120
Register 8: Interrupt 0-31 Set Pending (PEND0), offset 0x200 ........................................................... 121
Register 9: Interrupt 32-54 Set Pending (PEND1), offset 0x204 ......................................................... 122
Register 10: Interrupt 0-31 Clear Pending (UNPEND0), offset 0x280 ................................................... 123
Register 11: Interrupt 32-54 Clear Pending (UNPEND1), offset 0x284 .................................................. 124
Register 12: Interrupt 0-31 Active Bit (ACTIVE0), offset 0x300 ............................................................. 125
Register 13: Interrupt 32-54 Active Bit (ACTIVE1), offset 0x304 ........................................................... 126
Register 14: Interrupt 0-3 Priority (PRI0), offset 0x400 ......................................................................... 127
Register 15: Interrupt 4-7 Priority (PRI1), offset 0x404 ......................................................................... 127
Register 16: Interrupt 8-11 Priority (PRI2), offset 0x408 ....................................................................... 127
Register 17: Interrupt 12-15 Priority (PRI3), offset 0x40C .................................................................... 127
Register 18: Interrupt 16-19 Priority (PRI4), offset 0x410 ..................................................................... 127
Register 19: Interrupt 20-23 Priority (PRI5), offset 0x414 ..................................................................... 127
Register 20: Interrupt 24-27 Priority (PRI6), offset 0x418 ..................................................................... 127
Register 21: Interrupt 28-31 Priority (PRI7), offset 0x41C .................................................................... 127
Register 22: Interrupt 32-35 Priority (PRI8), offset 0x420 ..................................................................... 127
January 21, 2012
17
Texas Instruments-Production Data