English
Language : 

MC68HC08AB16A Datasheet, PDF (229/380 Pages) Motorola, Inc – HCMOS Microcontroller Unit
Freescale Semiconductor, Inc.
Analog-to-Digital Converter (ADC)
I/O Registers
14.8.2 ADC Data Register (ADR)
One 8-bit result register, ADC data register (ADR), is provided. This
register is updated each time an ADC conversion completes.
Address: $0039
Bit 7
6
5
4
3
2
1
Bit 0
Read: AD7
AD6
AD5
AD4
AD3
AD2
AD1
AD0
Write:
Reset: 0
0
0
0
0
0
0
0
= Unimplemented
Figure 14-4. ADC Data Register (ADR)
14.8.3 ADC Clock Register (ADCLK)
The ADC clock register (ADCLK) selects the clock frequency for the
ADC.
Address: $003A
Bit 7
6
5
4
3
2
1
Bit 0
Read:
0
0
0
0
ADIV2 ADIV1 ADIV0 ADICLK
Write:
Reset: 0
0
0
0
0
0
0
0
= Unimplemented
Figure 14-5. ADC Clock Register (ADCLK)
ADIV[2:0] — ADC Clock Prescaler Bits
ADIV[2:0] form a 3-bit field which selects the divide ratio used by the
ADC to generate the internal ADC clock. Table 14-2 shows the
available clock configurations. The ADC clock should be set to
approximately 1 MHz.
MC68HC08AB16A — Rev. 2.0
MOTOROLA
Analog-to-Digital Converter (ADC)
For More Information On This Product,
Go to: www.freescale.com
Technical Data
229