English
Language : 

MC68HC08AB16A Datasheet, PDF (116/380 Pages) Motorola, Inc – HCMOS Microcontroller Unit
Freescale Semiconductor, Inc.
System Integration Module (SIM)
8.7 Low-Power Modes
Executing the STOP or WAIT instruction puts the MCU in a low-power-
consumption mode for standby situations. The SIM holds the CPU in a
non-clocked state. The operation of each of these modes is described
below. Both STOP and WAIT clear the interrupt mask (I) in the condition
code register, allowing interrupts to occur.
8.7.1 Wait Mode
In wait mode, the CPU clocks are inactive while the peripheral clocks
continue to run. Figure 8-12 shows the timing for wait mode entry.
A module that is active during wait mode can wake up the CPU with an
interrupt if the interrupt is enabled. Stacking for the interrupt begins one
cycle after the WAIT instruction during which the interrupt occurred. In
wait mode, the CPU clocks are inactive. Refer to the wait mode
subsection of each module to see if the module is active or inactive in
wait mode. Some modules can be programmed to be active in wait
mode.
wait mode can also be exited by a reset or break. A break interrupt
during wait mode sets the SIM break STOP/WAIT bit, SBSW, in the SIM
break status register (SBSR). If the COP disable bit, COPD, in the mask
option register A (MORA) is 0, then the computer operating properly
(COP) module is enabled and remains active in wait mode.
Technical Data
116
IAB
WAIT ADDR
WAIT ADDR + 1
SAME
SAME
IDB
PREVIOUS DATA NEXT OPCODE
SAME
SAME
R/W
NOTE: Previous data can be operand data or the WAIT opcode, depending on the
last instruction.
Figure 8-12. Wait Mode Entry Timing
Figure 8-13 and Figure 8-14 show the timing for wait recovery.
MC68HC08AB16A — Rev. 2.0
System Integration Module (SIM)
For More Information On This Product,
Go to: www.freescale.com
MOTOROLA