English
Language : 

W83C553F Datasheet, PDF (33/159 Pages) Winbond – SYSTEM I/O CONTROLLER WITH PCI ARBITER
W83C553F
Electrical Specifications
Four basic data paths are provided. One provides the timing and control functions for 8-bit I/O cycles that communicate
control/status information with the IDE devices. A second data path provides the timing and control functions for 16-bit and
32-bit I/O cycles that are used to transfer data to/from the IDE drives with the PIO protocol. The third is used to access the
internal Configuration and Bus Master IDE Register set. The fourth data path is used for the bus master data transfer
protocol. A block of logic is used to interface to the PCI bus as well as separate 8-bit from 16/32-bit cycles and provide bus
master support. A separate block of logic is used to control the IDE interface and timing as well as control the packing and
unpacking of the data between the IDE buffer logic and the PCI buffer logic.
3.3 Bus Structures
Table 3-1. Address and Data Paths for Basic Cycles
Cycle
Address Bus Path
Data Bus Path
ISA-to-PCI data read
PCI-to-ISA data write
DMA read
DMA write
ISA refresh
PCI address/data->W83C553F
->Latched & ISA addressing
ISA data->W83C553F->PCI address/data
PCI address/data->W83C553F
->Latched & ISA addressing
PCI address/data->W83C553F
->ISA data
W83C553F->PCI address/data, W83C553F- PCI address/data->W83C553F
>Latched & ISA address
->ISA data
W83C553F->PCI address/data, W83C553F- ISA data->W83C553F->PCI address/data
>Latched & ISA address
W83C553F->ISA address
WINBOND SYSTEMS LABORATORY
30