English
Language : 

LM3S5956-IQR80-C1 Datasheet, PDF (25/1144 Pages) Texas Instruments – Stellaris® LM3S5956 Microcontroller
NRND: Not recommended for new designs.
Stellaris® LM3S5956 Microcontroller
Register 17:
Register 18:
Register 19:
Register 20:
Register 21:
Register 22:
Register 23:
Register 24:
Register 25:
Register 26:
Register 27:
Register 28:
Register 29:
UART LIN Timer (UARTLTIM), offset 0x098 ..................................................................... 655
UART Peripheral Identification 4 (UARTPeriphID4), offset 0xFD0 ..................................... 656
UART Peripheral Identification 5 (UARTPeriphID5), offset 0xFD4 ..................................... 657
UART Peripheral Identification 6 (UARTPeriphID6), offset 0xFD8 ..................................... 658
UART Peripheral Identification 7 (UARTPeriphID7), offset 0xFDC ..................................... 659
UART Peripheral Identification 0 (UARTPeriphID0), offset 0xFE0 ...................................... 660
UART Peripheral Identification 1 (UARTPeriphID1), offset 0xFE4 ...................................... 661
UART Peripheral Identification 2 (UARTPeriphID2), offset 0xFE8 ...................................... 662
UART Peripheral Identification 3 (UARTPeriphID3), offset 0xFEC ..................................... 663
UART PrimeCell Identification 0 (UARTPCellID0), offset 0xFF0 ........................................ 664
UART PrimeCell Identification 1 (UARTPCellID1), offset 0xFF4 ........................................ 665
UART PrimeCell Identification 2 (UARTPCellID2), offset 0xFF8 ........................................ 666
UART PrimeCell Identification 3 (UARTPCellID3), offset 0xFFC ........................................ 667
Synchronous Serial Interface (SSI) ............................................................................................ 668
Register 1: SSI Control 0 (SSICR0), offset 0x000 .............................................................................. 683
Register 2: SSI Control 1 (SSICR1), offset 0x004 .............................................................................. 685
Register 3: SSI Data (SSIDR), offset 0x008 ...................................................................................... 687
Register 4: SSI Status (SSISR), offset 0x00C ................................................................................... 688
Register 5: SSI Clock Prescale (SSICPSR), offset 0x010 .................................................................. 690
Register 6: SSI Interrupt Mask (SSIIM), offset 0x014 ......................................................................... 691
Register 7: SSI Raw Interrupt Status (SSIRIS), offset 0x018 .............................................................. 692
Register 8: SSI Masked Interrupt Status (SSIMIS), offset 0x01C ........................................................ 694
Register 9: SSI Interrupt Clear (SSIICR), offset 0x020 ....................................................................... 696
Register 10: SSI DMA Control (SSIDMACTL), offset 0x024 ................................................................. 697
Register 11: SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 ............................................. 698
Register 12: SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 ............................................. 699
Register 13: SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 ............................................. 700
Register 14: SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC ............................................ 701
Register 15: SSI Peripheral Identification 0 (SSIPeriphID0), offset 0xFE0 ............................................. 702
Register 16: SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 ............................................. 703
Register 17: SSI Peripheral Identification 2 (SSIPeriphID2), offset 0xFE8 ............................................. 704
Register 18: SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFEC ............................................ 705
Register 19: SSI PrimeCell Identification 0 (SSIPCellID0), offset 0xFF0 ............................................... 706
Register 20: SSI PrimeCell Identification 1 (SSIPCellID1), offset 0xFF4 ............................................... 707
Register 21: SSI PrimeCell Identification 2 (SSIPCellID2), offset 0xFF8 ............................................... 708
Register 22: SSI PrimeCell Identification 3 (SSIPCellID3), offset 0xFFC ............................................... 709
Inter-Integrated Circuit (I2C) Interface ........................................................................................ 710
Register 1: I2C Master Slave Address (I2CMSA), offset 0x000 ........................................................... 726
Register 2: I2C Master Control/Status (I2CMCS), offset 0x004 ........................................................... 727
Register 3: I2C Master Data (I2CMDR), offset 0x008 ......................................................................... 732
Register 4: I2C Master Timer Period (I2CMTPR), offset 0x00C ........................................................... 733
Register 5: I2C Master Interrupt Mask (I2CMIMR), offset 0x010 ......................................................... 734
Register 6:
Register 7:
Register 8:
Register 9:
Register 10:
I2C Master Raw Interrupt Status (I2CMRIS), offset 0x014 ................................................. 735
I2C Master Masked Interrupt Status (I2CMMIS), offset 0x018 ........................................... 736
I2C Master Interrupt Clear (I2CMICR), offset 0x01C ......................................................... 737
I2C Master Configuration (I2CMCR), offset 0x020 ............................................................ 738
I2C Slave Own Address (I2CSOAR), offset 0x800 ............................................................ 739
October 06, 2012
25
Texas Instruments-Production Data