English
Language : 

LM3S5956-IQR80-C1 Datasheet, PDF (12/1144 Pages) Texas Instruments – Stellaris® LM3S5956 Microcontroller
Table of Contents
NRND: Not recommended for new designs.
Figure 12-7. ADC Input Equivalency Diagram ......................................................................... 541
Figure 12-8. Internal Voltage Conversion Result ..................................................................... 542
Figure 12-9. External Voltage Conversion Result .................................................................... 543
Figure 12-10. Differential Sampling Range, VIN_ODD = 1.5 V ...................................................... 544
Figure 12-11. Differential Sampling Range, VIN_ODD = 0.75 V .................................................... 545
Figure 12-12. Differential Sampling Range, VIN_ODD = 2.25 V .................................................... 545
Figure 12-13. Internal Temperature Sensor Characteristic ......................................................... 546
Figure 12-14. Low-Band Operation (CIC=0x0 and/or CTC=0x0) ................................................ 549
Figure 12-15. Mid-Band Operation (CIC=0x1 and/or CTC=0x1) ................................................. 550
Figure 12-16. High-Band Operation (CIC=0x3 and/or CTC=0x3) ................................................ 551
Figure 13-1. UART Module Block Diagram ............................................................................. 613
Figure 13-2. UART Character Frame ..................................................................................... 614
Figure 13-3. IrDA Data Modulation ......................................................................................... 617
Figure 13-4. LIN Message ..................................................................................................... 618
Figure 13-5. LIN Synchronization Field ................................................................................... 619
Figure 14-1. SSI Module Block Diagram ................................................................................. 669
Figure 14-2. TI Synchronous Serial Frame Format (Single Transfer) ........................................ 672
Figure 14-3. TI Synchronous Serial Frame Format (Continuous Transfer) ................................ 673
Figure 14-4. Freescale SPI Format (Single Transfer) with SPO=0 and SPH=0 .......................... 674
Figure 14-5. Freescale SPI Format (Continuous Transfer) with SPO=0 and SPH=0 .................. 674
Figure 14-6. Freescale SPI Frame Format with SPO=0 and SPH=1 ......................................... 675
Figure 14-7. Freescale SPI Frame Format (Single Transfer) with SPO=1 and SPH=0 ............... 676
Figure 14-8. Freescale SPI Frame Format (Continuous Transfer) with SPO=1 and SPH=0 ........ 676
Figure 14-9. Freescale SPI Frame Format with SPO=1 and SPH=1 ......................................... 677
Figure 14-10. MICROWIRE Frame Format (Single Frame) ........................................................ 678
Figure 14-11. MICROWIRE Frame Format (Continuous Transfer) ............................................. 679
Figure 14-12. MICROWIRE Frame Format, SSIFss Input Setup and Hold Requirements ............ 679
Figure 15-1. I2C Block Diagram ............................................................................................. 711
Figure 15-2. I2C Bus Configuration ........................................................................................ 712
Figure 15-3. START and STOP Conditions ............................................................................. 712
Figure 15-4. Complete Data Transfer with a 7-Bit Address ....................................................... 713
Figure 15-5. R/S Bit in First Byte ............................................................................................ 713
Figure 15-6. Data Validity During Bit Transfer on the I2C Bus ................................................... 713
Figure 15-7. Master Single TRANSMIT .................................................................................. 717
Figure 15-8. Master Single RECEIVE ..................................................................................... 718
Figure 15-9. Master TRANSMIT with Repeated START ........................................................... 719
Figure 15-10. Master RECEIVE with Repeated START ............................................................. 720
Figure 15-11. Master RECEIVE with Repeated START after TRANSMIT with Repeated
START .............................................................................................................. 721
Figure 15-12. Master TRANSMIT with Repeated START after RECEIVE with Repeated
START .............................................................................................................. 722
Figure 15-13. Slave Command Sequence ................................................................................ 723
Figure 16-1. CAN Controller Block Diagram ............................................................................ 748
Figure 16-2. CAN Data/Remote Frame .................................................................................. 749
Figure 16-3. Message Objects in a FIFO Buffer ...................................................................... 758
Figure 16-4. CAN Bit Time .................................................................................................... 762
Figure 17-1. USB Module Block Diagram ............................................................................... 798
Figure 18-1. Analog Comparator Module Block Diagram ......................................................... 935
12
October 06, 2012
Texas Instruments-Production Data