English
Language : 

MC68HC908AZ60 Datasheet, PDF (303/480 Pages) Motorola, Inc – HCMOS Microcontroller Unit
Programmable Interrupt Timer (PIT)
I/O Registers
1 = PIT counter has reached modulo value
0 = PIT counter has not reached modulo value
PIE — PIT Overflow Interrupt Enable Bit
This read/write bit enables PIT overflow interrupts when the POF bit
becomes set. Reset clears the POIE bit.
1 = PIT overflow interrupts enabled
0 = PIT overflow interrupts disabled
PSTOP — PIT Stop Bit
This read/write bit stops the PIT counter. Counting resumes when
PSTOP is cleared. Reset sets the PSTOP bit, stopping the PIT
counter until software clears the PSTOP bit.
1 = PIT counter stopped
0 = PIT counter active
NOTE: Do not set the PSTOP bit before entering wait mode if the PIT is required
to exit wait mode.
PRST — PIT Reset Bit
Setting this write-only bit resets the PIT counter and the PIT prescaler.
Setting PRST has no effect on any other registers. Counting resumes
from $0000. PRST is cleared automatically after the PIT counter is
reset and always reads as logic zero. Reset clears the PRST bit.
1 = Prescaler and PIT counter cleared
0 = No effect
NOTE: Setting the PSTOP and PRST bits simultaneously stops the PIT counter
at a value of $0000.
7-tim
MOTOROLA
Programmable Interrupt Timer (PIT)
MC68HC908AZ60 — Rev 2.0
301