English
Language : 

TC290 Datasheet, PDF (405/476 Pages) Infineon Technologies AG – 32-Bit Single-Chip Micocontroller
TC290 / TC297 / TC298 / TC299 BB-Step
Electrical SpecificationQSPI Timings, Master and Slave Mode
Table 3-60 Master Mode MP+ss/MPRss output pads
Parameter
Symbol
Values
Unit Note / Test Condition
SCLKO clock period 1)
Deviation from the ideal duty
cycle 2) 3)
t50 CC
t500 CC
Min.
20
-3
Typ.
-
-
Max.
-
3
ns
CL=25pF
ns
0 < CL < 50pF
MTSR delay from SCLKO
t51 CC
-7
-
shifting edge
6
ns
CL=25pF
SLSOn deviation from the ideal t510 CC
-7
-
programmed position
6
ns
CL=25pF
MRST setup to SCLK latching t52 SR
27 4)5)
-
-
ns
CL=25pF
edge 4)
MRST hold from SCLK latching t53 SR
-4.5 4)5) -
-
ns
CL=25pF
edge
1) Documented value is valid for master transmit or slave receive only. For full duplex the external SPI counterpart timing has
to be taken into account.
2) The PLL jitter is not included. It should be considered additionally, corresponding to the used baudrate. The duty cycle can
be adjusted using the bit fields ECONz.A, B and C with the finest granularity of TMAX = 1 / fMAX.
3) Positive deviation lenghtens the high time and shortens the low time of a clock period. Negative deviation does the
opposite.
4) For compensation of the average on-chip delay the QSPI module provides the bit fields ECONz.A, B and C.
5) The setup and hold times are valid for both settings of the input pads thresholds: TTL and AL.
Table 3-61 Master Mode MP+sm/MPRsm output pads for data and clock
Parameter
Symbol
Values
Unit Note / Test Condition
SCLKO clock period 1)
Deviation from the ideal duty
cycle 2) 3)
MTSR delay from SCLKO
shifting edge
t50 CC
t500 CC
t51 CC
Min.
50
-2
-10
Typ.
-
-
-
Max.
-
ns
3+0.01 * ns
CL
10
ns
CL=50pF
0 < CL < 200pF
CL=50pF
SLSOn deviation from the ideal t510 CC
-10
-
programmed position
-13
-
10
ns
MP+sm; CL=50pF
1
ns
MPss; CL=50pF
MRST setup to SCLK latching t52 SR
edge 4)
0
-
50 4)5)
-
40
ns
MP+m, MPm, LPm;
CL=50pF
-
ns
CL=50pF
MRST hold from SCLK latching t53 SR
-9 4)5)
-
-
ns
CL=50pF
edge
1) Documented value is valid for master transmit or slave receive only. For full duplex the external SPI counterpart timing has
to be taken into account.
2) The PLL jitter is not included. It should be considered additionally, corresponding to the used baudrate. The duty cycle can
be adjusted using the bit fields ECONz.A, B and C with the finest granularity of TMAX = 1 / fMAX.
3) Positive deviation lenghtens the high time and shortens the low time of a clock period. Negative deviation does the
opposite.
Data Sheet
3-399
V 1.1 2015-05
TC290/TC297/TC298/TC299 BB-Step Data Sheet downloaded by saravanakumar maniyam (larsen and Toubro limited) at 08 Sep 2015 08:06