English
Language : 

PXF4336 Datasheet, PDF (341/425 Pages) Infineon Technologies AG – ABM Premium ATM Buf fer Manager
7.2.25 PLL Control Registers
Register 103 PLL1CONF
PLL1 Configuration Register
ABM-P
PXF 4336 V1.1
Register Description
CPU Accessibility:
Reset Value:
Offset Address:
Typical Usage:
Read/Write
0000H
PLL1CONF D7H
Written and Read by CPU
Bit
15
14
13
12
11
Locked1 Div2En1 Div1En1 BYPAS PU1
S1
10
RES1
Bit
7
6
5
4
3
2
M1(1:0)
N1(5:0)
9
8
M1(3:2)
1
0
DPLL1 generates a clock that is an alternative clock source for the ABM-P. The DPLL1
is fed by clock input signal ‘SYSCLK’. Signal ‘SYSCLKSEL’ determines the clock source
of the ABM-P. Section 3.2.7 “Clocking System” on Page 55 provides the details.
Locked1
DPLL1 Locked
(read only)
1
DPLL1 is locked based on the current parameter
setting.
0
DPLL1 is in transient status.
Div2En1
Division Factor 2 Enable for DPLL1
This bit enables one of the additional divide by 2 factors subsequent
to the DPLL1 output.
0
Division Factor 2 disabled.
1
Division Factor 2 enabled.
Div1En1
Division Factor 1 Enable for DPLL1
This bit enables one of the additional divide by 2 factors subsequent
to the DPLL1 output.
Data Sheet
341
2001-12-17