English
Language : 

PXB4219 Datasheet, PDF (258/290 Pages) Infineon Technologies AG – IWE8 Interworking Element for 8 E1/T1 Lines
PXB4219 / PXB4220 / PXB4221
Electrical Characteristics
Table 42
Transmit Timing (8-Bit Data Bus, 33 MHz at Cell Interface, Single
PHY)
No. Signal Name DIR Description
Limit Values
Unit
t1 TXCLK1)
Min
A>P TXCLK frequency (nominal) 0
Max
33
MHz
tT2
TXCLK duty cycle
40
60
%
tT3
TXCLK peak-to-peak jitter -
5
%
tT4
TXCLK rise/fall time
-
3
ns
tT5 TXDAT[7:0], A>P Input setup to TXCLK
8
-
ns
tT6 TXPTY,
TXSOC,
Input hold from TXCLK
1
-
ns
TXENB
tT7 TXCLAV
A<P Input setup to TXCLK
8
-
ns
tT8
Input hold from TXCLK
1
-
ns
1) The frequency should be equal or smaller than the coreclock CLOCK
Table 43
Receive Timing (8-Bit Data Bus, 33 MHz at Cell Interface, Single
PHY)
No. Signal Name DIR Description
Limit Values
Unit
t1 RXCLK1)
Min
A>P RXCLK frequency (nominal) 0
Max
33
MHz
tT2
RXCLK duty cycle
40
60
%
tT3
RXCLK peak-to-peak jitter -
5
%
tT4
RXCLK rise/fall time
-
3
ns
tT5 RXENB
A>P Input setup to RXCLK
8
-
ns
tT6
Input hold from RXCLK
1
-
ns
tT7 RXDAT[7:0], A<P Input setup to RXCLK
8
-
ns
tT8 RXPTY,
RXSOC,
Input hold from RXCLK
1
-
ns
RXCLAV
1) The frequency should be equal or smaller than the coreclock CLOCK
Data Sheet
258
2002-05-06