|
MC9S12XD256CAL Datasheet, PDF (79/1348 Pages) Freescale Semiconductor, Inc – This specification describes the function of the clocks and reset generator (CRG). | |||
|
◁ |
Chapter 2
Clocks and Reset Generator (S12CRGV6)
2.1 Introduction
This speciï¬cation describes the function of the clocks and reset generator (CRG).
2.1.1 Features
The main features of this block are:
⢠Phase locked loop (PLL) frequency multiplier
â Reference divider
â Automatic bandwidth control mode for low-jitter operation
â Automatic frequency lock detector
â Interrupt request on entry or exit from locked condition
â Self clock mode in absence of reference clock
⢠System clock generator
â Clock quality check
â User selectable fast wake-up from Stop in self-clock mode for power saving and immediate
program execution
â Clock switch for either oscillator or PLL based system clocks
⢠Computer operating properly (COP) watchdog timer with time-out clear window
⢠System reset generation from the following possible sources:
â Power on reset
â Low voltage reset
â Illegal address reset
â COP reset
â Loss of clock reset
â External pin reset
⢠Real-time interrupt (RTI)
MC9S12XDP512 Data Sheet, Rev. 2.21
Freescale Semiconductor
79
|
▷ |