English
Language : 

TCC720 Datasheet, PDF (63/143 Pages) List of Unclassifed Manufacturers – 32-bit RISC Microprocessor For Digital Media Player
TCC720
32-bit RISC Microprocessor for Digital Media Player
Dec. 16. 2002
CLOCK GENERATOR
Preliminary Spec 0.51
UBCLK (USB) Control Register (UBCLKmode)
0x8000041C
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
0
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0
DIVUB 0 0
UB_PHASE[5:0]
UBCLK is used as the main clock of USB block. It is generated by a DCO that has 6bit
resolution, and its frequency is set by writing the phase value calculated by the following
equation to the UB_PHASE register.
UB_PHASE = 26 * fUBCLK / fDIV
UBCLK is also controlled by USB bit of CKCTRL register that can enable or disable UBCLK. If
this bit is set to low, UBCLK is enabled and if it is high, UBCLK is disabled.
DIVUB [9:8]
0
1
2, 3
UBCLK Divisor Clock Select
use XIN pin as a divisor clock of UBCLK generator
use PLL output as a divisor clock of UBCLK generator
use XTIN pin as a divisor clock of UBCLK generator
UB_PHASE [5:0]
UBCLK Clock Frequency Select
ub (!= 0)
fUBCLK = fDIV * ub / 26
0
fUBCLK = fDIV
*) The divisor clock is selected by DIVUB bit of UBCLKmode. UBCLK is also controlled by USB bit of
CKCTRL register that can enable or disable UBCLK. If this bit is set to high, UBCLK is disabled and if it is
low, UBCLK is enabled
7 - 10