English
Language : 

TCC720 Datasheet, PDF (123/143 Pages) List of Unclassifed Manufacturers – 32-bit RISC Microprocessor For Digital Media Player
TCC720
MEMORY CONTROLLER
32-bit RISC Microprocessor for Digital Media Player
Dec. 16. 2002
Preliminary Spec 0.51
JTEN [5]
0
1
Type
R/W
Master of Internal Memory Select
JTAG port is disabled
JTAG port is enabled
SDEN [4]
0
1
Type
R/W
Master of Internal Memory Select
SDRAM controller is disabled
SDRAM controller is enabled
SDS [3]
0
1
Type
R/W
SD_CLK output select
SDRAM Clock is out from SD_CLK pin
SD bit is out from SD_CLK pin
GPO [1]
0/1
Type
SD_CLK output
R/W When SDS bit is high, this bit is out through SD_CLK pin
IM [2]
0
1
Type
R/W
SD_CLK output select
Memory controller automatically into idle state, when there is no
memory request during 4 cycle of HCLK. If memory request occur,
memory controller can serve that request immediately.
Memory controller is always active regardless of request state,
unless power down or idle state begins.
RM [0]
Type
Remap Flag
0
The area 0 (0x00000000 ~ 0x0FFFFFFF) space is mapped to internal /
R/W external boot ROM
1
The area 0 space is released from boot ROM
*) If external boot ROM is used, it is considered as default that it is attached to nCS3 chip select pin.
In initialization, RM flag direct that the lower address space is mapped to internal or external
boot PROM, as program running, the program contained in the internal or external boot ROM
must set the RM flag to 1. After this flag is set to 1, the lower address space is released from
boot PROM. This lower address space can be mapped to other memories including SDRAM or
Flash by changing the base address of that memories. The RM flag can be restored to 0 by
clearing bit [0] of 0xF0000008. The lower address space is remapped to boot ROM. Care must
be taken not to illegally change the RM flag.
13 - 8