English
Language : 

TCC720 Datasheet, PDF (60/143 Pages) List of Unclassifed Manufacturers – 32-bit RISC Microprocessor For Digital Media Player
TCC720
32-bit RISC Microprocessor for Digital Media Player
Dec. 16. 2002
CLOCK GENERATOR
Preliminary Spec 0.51
DCLK (DAI/CODEC) Control Register (DCLKmode)
0x8000040C
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
0
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
DIVD
D_PHASE[13:0]
DIVD [15:14]
0
1
2, 3
DCLK Divisor Clock Select
use XIN as a divisor clock of DCLK generator
use PLL output as a divisor clock of DCLK generator
use XTIN pin as a divisor clock of DCLK generator
D_PHASE [13:0]
d (!= 0)
fDCLK = fDIV * d / 214
DCLK Clock Frequency Select
0
fDCLK = fDIV
*) The divisor clock is selected by DIVD field of PLLmode register. DCLK is also controlled by DAI
bit of CKCTRL register that can enable or disable DCLK. If this bit is set to high, DCLK is disabled and if it
is low, DCLK is enabled.
DCLK is for DAI and internal CODEC requires 512*fs frequency. To make DCLK of this
frequency, first set the frequency of PLL (fDIV) more higher than 512*fs and set D_PHASE
according to the above formulae. It is recommended to set the frequency of PLL by the n power
of 2, than the duty ratio of DCLK is only dependant of that of PLL clock.
7-7