English
Language : 

PIC16F193X Datasheet, PDF (373/418 Pages) Microchip Technology – 28/40/44-Pin Flash-Based, 8-Bit CMOS Microcontrollers with LCD Driver and nanoWatt Technology
PIC16F193X/LF193X
TABLE 28-2: OSCILLATOR PARAMETERS
Standard Operating Conditions (unless otherwise stated)
Operating Temperature -40°C ≤ TA ≤ +125°C
Param
No.
Sym.
Characteristic
Freq.
Tolerance
Min.
Typ†
Max. Units
Conditions
OS08 HFOSC Internal Calibrated HFINTOSC
Frequency(2)
±2%
±5%
— 16.0 — MHz 0°C ≤ TA ≤ +85°C
— 16.0 — MHz -40°C ≤ TA ≤ +125°C
OS08A MFOSC Internal Calibrated MFINTOSC
Frequency(2)
±2%
±5%
— 500 — kHz 0°C ≤ TA ≤ +85°C
— 500 — kHz -40°C ≤ TA ≤ +125°C
OS10* TIOSC ST HFINTOSC and MFINTOSC
—
Wake-up from Sleep Start-up Time
—
—
5
—
5
7
μs VDD = 2.0V, -40°C to +85°C
7
μs VDD = 3.0V, -40°C to +85°C
—
—
5
7
μs VDD = 5.0V, -40°C to +85°C
*
†
Note 1:
2:
3:
These parameters are characterized but not tested.
Data in “Typ” column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are
not tested.
Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on
characterization data for that particular oscillator type under standard operating conditions with the device executing
code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current
consumption. All devices are tested to operate at “min” values with an external clock applied to the OSC1 pin. When an
external clock input is used, the “max” cycle time limit is “DC” (no clock) for all devices.
To ensure these oscillator frequency tolerances, VDD and VSS must be capacitively decoupled as close to the device as
possible. 0.1 μF and 0.01 μF values in parallel are recommended.
By design.
TABLE 28-3: PLL CLOCK TIMING SPECIFICATIONS (VDD = 2.7V TO 5.5V)
Param
No.
Sym.
Characteristic
Min.
Typ†
Max. Units Conditions
F10
F11
F12
F13*
FOSC Oscillator Frequency Range
4
—
8
MHz
FSYS On-Chip VCO System Frequency
16
—
32 MHz
TRC PLL Start-up Time (Lock Time)
—
—
2
ms
ΔCLK CLKOUT Stability (Jitter)
-0.25%
—
+0.25% %
* These parameters are characterized but not tested.
† Data in “Typ” column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested.
© 2008 Microchip Technology Inc.
Preliminary
DS41364A-page 371