English
Language : 

PIC18F87J11_12 Datasheet, PDF (329/466 Pages) Microchip Technology – 64/80-Pin, High-Performance, 1-Mbit Flash Microcontrollers
PIC18F87J11 FAMILY
24.2 Voltage Reference Accuracy/Error
The full range of voltage reference cannot be realized
due to the construction of the module. The transistors
on the top and bottom of the resistor ladder network
(Figure 24-1) keep CVREF from approaching the refer-
ence source rails. The voltage reference is derived
from the reference source; therefore, the CVREF output
changes with fluctuations in that source. The tested
absolute accuracy of the voltage reference can be
found in Section 28.0 “Electrical Characteristics”.
24.3 Connection Considerations
The voltage reference module operates independently
of the comparator module. The output of the reference
generator may be connected to the RF5 pin if the
CVROE bit is set. Enabling the voltage reference out-
put onto RA2 when it is configured as a digital input will
increase current consumption. Connecting RF5 as a
digital output with CVRSS enabled will also increase
current consumption.
The RF5 pin can be used as a simple D/A output with
limited drive capability. Due to the limited current drive
capability, a buffer must be used on the voltage
reference output for external connections to VREF.
Figure 24-2 shows an example buffering technique.
24.4 Operation During Sleep
When the device wakes up from Sleep through an
interrupt or a Watchdog Timer time-out, the contents of
the CVRCON register are not affected. To minimize
current consumption in Sleep mode, the voltage
reference should be disabled.
24.5 Effects of a Reset
A device Reset disables the voltage reference by
clearing CVREN (CVRCON<7>). This Reset also
disconnects the reference from the RA2 pin by clearing
CVROE, and selects the high-voltage range by clearing
CVRR. The CVRx value select bits are also cleared.
FIGURE 24-2:
COMPARATOR VOLTAGE REFERENCE OUTPUT BUFFER EXAMPLE
PIC18F87J11
CVREF
Module
R(1)
Voltage RF5
Reference
Output
Impedance
+
–
CVREF Output
Note 1: R is dependent upon the comparator voltage reference configuration bits, CVRCON<5> and CVRCON<3:0>.
TABLE 24-1: REGISTERS ASSOCIATED WITH COMPARATOR VOLTAGE REFERENCE
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Reset
Values
on Page:
CVRCON(2) CVREN CVROE CVRR CVRSS CVR3
CVR2
CVR1
CVR0
65
CM1CON
CON
COE
CPOL EVPOL1 EVPOL0 CREF
CCH1
CCH0
62
CM2CON
CON
COE
CPOL EVPOL1 EVPOL0 CREF
CCH1
CCH0
62
TRISA
TRISA7(1) TRISA6(1) TRISA5 TRISA4 TRISA3 TRISA2 TRISA1 TRISA0
64
TRISF
TRISF7 TRISF6 TRISF5 TRISF4 TRISF3 TRISF2 TRISF1
—
64
ANCON0(2) PCFG7 PCFG6
—
PCFG4 PCFG3 PCFG2 PCFG1 PCFG0
63
ANCON1(2) PCFG15 PCFG14 PCFG13 PCFG12 PCFG11 PCFG10 PCFG9 PCFG8
63
Legend: — = unimplemented, read as ‘0’. Shaded cells are not used with the comparator voltage reference.
Note 1: These bits are only available in select oscillator modes (FOSC2 Configuration bit = 0); otherwise, they are
unimplemented.
2: Configuration SFR, overlaps with default SFR at this address; available only when WDTCON<4> = 1.
 2007-2012 Microchip Technology Inc.
DS39778E-page 329