|
S912XEP100J5MAG Datasheet, PDF (434/1324 Pages) Freescale Semiconductor, Inc – Features of the MC9S12XE-Family are listed here. Please see Table D-2.for memory options and Table D-2. for the peripheral features that are available on the different family members. | |||
|
◁ |
Chapter 10 XGATE (S12XGATEV3)
LDW
Load Word from Memory
LDW
Operation
M[RB, #OFFS5] â RD
M[RB, RI]
M[RB, RI]
â RD
â RD; RI+2
â RI1
RI-2
â RI; M[RS, RI] â RD
IMM16
â RD (translates to LDL RD, #IMM16[7:0]; LDH RD, #IMM16[15:8])
Loads a 16 bit value into the register RD.
CCR Effects
NZVC
ââââ
N: Not affected.
Z: Not affected.
V: Not affected.
C: Not affected.
Code and CPU Cycles
Source Form
LDW RD, (RB, #OFFS5)
LDW RD, (RB, RI)
LDW RD, (RB, RI+)
LDW RD, (RB, -RI)
LDW RD, #IMM16
Address
Mode
IDO5
IDR
IDR+
-IDR
IMM8
IMM8
01001
01101
01101
01101
11110
11111
Machine Code
Cycles
RD
RB
OFFS5
PR
RD
RB
RI 0 0 PR
RD
RB
RI 0 1 PR
RD
RB
RI 1 0 PR
RD
IMM16[7:0]
P
RD
IMM16[15:8]
P
1. If the same general purpose register is used as index (RI) and destination register (RD), the content of the register will not be
incremented after the data move: M[RB, RI] â RD
MC9S12XE-Family Reference Manual Rev. 1.25
434
Freescale Semiconductor
|
▷ |