|
S912XEP100J5MAG Datasheet, PDF (34/1324 Pages) Freescale Semiconductor, Inc – Features of the MC9S12XE-Family are listed here. Please see Table D-2.for memory options and Table D-2. for the peripheral features that are available on the different family members. | |||
|
◁ |
Chapter 1 Device Overview MC9S12XE-Family
Table 1-1. Device Register Memory Map (continued)
Address
0x0200â0x023F
0x0240â0x027F
0x0280â0x02BF
0x02C0â0x02EF
0x02F0â0x02F7
0x02F8â0x02FF
0x0300â0x0327
0x0328â0x032F
0x0330â0x0337
0x0338â0x033F
0x0340â0x0367
0x0368â0x037F
0x0380â0x03BF
0x03C0â0x03CF
0x03D0â0x03FF
0x0400â0x07FF
Module
Size
(Bytes)
CAN3
PIM (port integration module)
CAN4
ATD0 (analog-to-digital converter 12 bit 16-channel)
Voltage regulator
Reserved
PWM (pulse-width modulator 8 channels)
Reserved
SCI6 (serial communications interface)
SCI7 (serial communications interface)
PIT (periodic interrupt timer)
PIM (port integration module)
XGATE
Reserved
TIM (timer module)
Reserved
64
64
64
48
8
8
40
8
8
8
40
24
64
16
48
1024
NOTE
Reserved register space shown in Table 1-1 is not allocated to any module.
This register space is reserved for future use. Writing to these locations have
no effect. Read access to these locations returns zero.
1.1.5 Address Mapping
Figure 1-2 shows S12XE CPU & BDM local address translation to the global memory map. It indicates
also the location of the internal resources in the memory map.
EEEPROM size is presented like a ï¬xed 256 KByte in the memory map.
MC9S12XE-Family Reference Manual Rev. 1.25
34
Freescale Semiconductor
|
▷ |