English
Language : 

XQ2V1000 Datasheet, PDF (65/127 Pages) Xilinx, Inc – QPro Virtex-II 1.5V Military QML Platform FPGAs
R
QPro Virtex-II 1.5V Military QML Platform FPGAs
Table 53: Pipelined Multiplier Switching Characteristics
Description
Symbol
Min
Setup and Hold Times Before/After Clock
Data Inputs
Clock Enable
Reset
Clock to Output Pin
TMULIDCK/TMULCKID
-
TMULIDCK_CE/TMULCKID_CE
-
TMULIDCK_RST/TMULCKID_RST
-
Clock to Pin 35
Clock to Pin 34
Clock to Pin 33
Clock to Pin 32
Clock to Pin 31
Clock to Pin 30
Clock to Pin 29
Clock to Pin 28
Clock to Pin 27
Clock to Pin 26
Clock to Pin 25
Clock to Pin 24
Clock to Pin 23
Clock to Pin 22
Clock to Pin 21
Clock to Pin 20
Clock to Pin 19
Clock to Pin 18
Clock to Pin 17
Clock to Pin 16
Clock to Pin 15
Clock to Pin 14
Clock to Pin 13
Clock to Pin 12
Clock to Pin 11
Clock to Pin 10
Clock to Pin 9
Clock to Pin 8
Clock to Pin 7
Clock to Pin 6
Clock to Pin 5
Clock to Pin 4
Clock to Pin 3
Clock to Pin 2
Clock to Pin 1
Clock to Pin 0
TMULTCK_P35
-
TMULTCK_P34
-
TMULTCK_P33
-
TMULTCK_P32
-
TMULTCK_P31
-
TMULTCK_P30
-
TMULTCK_P29
-
TMULTCK_P28
-
TMULTCK_P27
-
TMULTCK_P26
-
TMULTCK_P25
-
TMULTCK_P24
-
TMULTCK_P23
-
TMULTCK_P22
-
TMULTCK_P21
-
TMULTCK_P20
-
TMULTCK_P19
-
TMULTCK_P18
-
TMULTCK_P17
-
TMULTCK_P16
-
TMULTCK_P15
-
TMULTCK_P14
-
TMULTCK_P13
-
TMULTCK_P12
-
TMULTCK_P11
-
TMULTCK_P10
-
TMULTCK_P9
-
TMULTCK_P8
-
TMULTCK_P7
-
TMULTCK_P6
-
TMULTCK_P5
-
TMULTCK_P4
-
TMULTCK_P3
-
TMULTCK_P2
-
TMULTCK_P1
-
TMULTCK_P0
-
Max
Units
3.89/0.00
ns
0.86/0.00
ns
0.86/0.00
ns
3.74
ns
3.61
ns
3.49
ns
3.37
ns
3.25
ns
3.12
ns
3.00
ns
2.88
ns
2.75
ns
2.63
ns
2.51
ns
2.38
ns
2.26
ns
2.14
ns
2.02
ns
1.89
ns
1.77
ns
1.65
ns
1.52
ns
1.40
ns
1.28
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
1.15
ns
DS122 (v1.1) January 7, 2004
www.xilinx.com
65
Product Specification
1-800-255-7778