English
Language : 

M16C26 Datasheet, PDF (115/239 Pages) Renesas Technology Corp – 16-BIT CMOS SINGLE-CHIP MICROCOMPUTER M16C FAMILY / M16C/20 SERIES
Udenvdeelropment
Serial I/O
Preliminary Specifications Rev. 0.9
Specifications in this manual are tentative and subject to change.
M16C/26 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(UART0)
RxD0
Clock source selection
f1SIO or f2SIO
f8SIO
f32SIO
CLK1 to CLK0
002
012 Internal CKDIR=0
U0BRG
register
102
External
1 / (n0+1)
CKDIR=1
UART reception
1/16
Clock synchronous
type
UART transmission
1/16
Clock synchronous
type
Reception
control circuit
Transmission control
circuit
CLK0
CTS0 / RTS0
Clock synchronous type
(when internal clock is selected)
1/2
CKDIR=0
Clock synchronous type
CKPOL
(when external clock is selected)
Clock synchronous type
CKDIR=1
CLK
(when internal clock is selected)
polarity
reversing
circuit
CTS/RTS selected
CTS/RTS disabled
CRS=1
RTS0
CRS=0
VCC
RCSP=0
CTS/RTS disabled
CRD=1
CTS0
(UART1)
CTS0 from UART1
RCSP=1
CRD=0
Receive
clock
Transmit
clock
RxD1
Clock source selection
CLK1 to CLK0
f1SIO or f2SIO
f8SIO
f32SIO
002
012
102
U1BRG
Internal CKDIR=0 register
1 / (n1+1)
External CKDIR=1
UART reception
1/16
Clock synchronous
type
UART transmission
1/16
Clock synchronous
type
Reception
control circuit
Transmission
control circuit
CLK1
CTS1 / RTS1/
CTS0/ CLKS1
CKPOL
CLK
polarity
reversing
circuit
Clock output
pin select
CLKMD1=1
CLKMD1=0
Clock synchronous type
1/2
(when internal clock is selected)
CKDIR=0
Clock synchronous type
(when external clock is selected) CKDIR=1
Clock synchronous type
(when internal clock is selected)
CLKMD0=0
CLKMD0=1
CTS/RTS selected CTS/RTS disabled
CRS=1
RTS1
CRS=0
VCC
CTS/RTS disabled
CRD=1
RCSP=0
CTS1
(UART2)
RxD2
RxD polarity
reversing circuit
CRD=0
RCSP=1
CTS0 from UART0
Clock source selection
CLK1 to CLK0
f1SIO or f2SIO
f8SIO
f32SIO
002
012
102
U2BRG
Internal CKDIR=0 register
1 / (n2+1)
External CKDIR=1
UART reception
1/16
Clock synchronous
type
UART transmission
1/16
Clock synchronous
type
Reception
control circuit
Transmission
control circuit
CLK2
CKPOL
CLK
polarity
reversing
circuit
Clock synchronous type
1/2 (when internal clock is selected)
Clock synchronous type
CKDIR=0
(when external clock is selected) CKDIR=1
Clock synchronous type
(when internal clock is selected)
CTS2 / RTS2
CTS/RTS
selected CRS=1
CRS=0
CTS/RTS disabled
VCC
RTS2
CTS/RTS disabled
CRD=1
CTS2
CRD=0
i = 0 to 2
ni: Values set to the UiBRG register
SMD2 to SMD0, CKDIR: UiMR register's bits
CLK1 to CLK0, CKPOL, CRD, CRS: UiC0 register's bits
CLKMD0, CLKMD1, RCSP: UCON register's bits
Note: UART2 is the N-channel open-drain output. Cannot be set to the CMOS output.
Receive
clock
Transmit
clock
Receive
clock
Transmit
clock
Transmit/
receive
unit
Transmit/
receive
unit
Transmit/
receive
unit
TxD
polarity
reversing
circuit
(Note)
TxD0
TxD1
TxD2
Figure 1.15.1. Block diagram of UARTi (i = 0 to 2)
Renesas Technology Corp.
109