English
Language : 

RG82845SL5YQ Datasheet, PDF (28/148 Pages) Intel Corporation – Intel® 845 Chipset: 82845 Memory Controller Hub (MCH) for SDR
Signal Description
R
2.5
Clocks, Reset, and Miscellaneous Signals
Signal Name
Type
Description
BCLK
BCLK#
66IN
SCK[11:0]
RSTIN#
TESTIN#
I
CMOS
I
CMOS
O
CMOS
I
CMOS
I
CMOS
Differential Host Clock In: These pins receive a differential host clock
from the external clock synthesizer. This clock is used by all of the MCH
logic that is in the host clock domain.
66 MHz Clock In: This pin receives a 66 MHz clock from the clock
synthesizer. This clock is used by AGP/PCI and hub interface clock
domains.
Note: That this clock input is 3.3 V tolerant.
System Memory Clocks (SDR): These signals deliver a synchronized
clock to the DIMMs. There are two per row.
Reset In: When asserted, this signal asynchronously resets the MCH
logic. RSTIN# is connected to the PCIRST# output of the ICH2. All
AGP/PCI output and bi-directional signals will also three-state compliant
to PCI Rev 2.0 and 2.1 specifications.
Note: This input needs to be 3.3 V tolerant.
Test Input: This pin is used for manufacturing and board level test
purposes.
Note: This signal has an internal pull-up resistor.
28
Intel® 82845 MCH for SDR Datasheet