English
Language : 

HD64F3670 Datasheet, PDF (139/305 Pages) Renesas Technology Corp – Hitachi Single-Chip Microcomputer
OS3 and OS2 select the output level for compare match B. OS1 and OS0 select the output level
for compare match A. The two output levels can be controlled independently. After a reset, the
timer output is 0 until the first compare match.
10.3.5 Timer Control Register V1(TCRV1)
TCRV1 is an 8-bit read/write register that selects the edge at the TRGV pin, enables TRGV input,
and selects the clock input to TCNTV.
Bit Bit Name Initial Value R/W
7−
1
−
6−
1
−
5−
1
−
4 TVEG1 0
R/W
3 TVEG0 0
R/W
2 TRGE
0
R/W
1−
1
−
0 ICKS0
0
R/W
Description
Reserved
These bits are always read as 1 and cannot be modified.
TRGV Input Edge Select
These bits select the TRGV input edge.
00: TRGV trigger input is disabled
01: Rising edge is selected
10: Falling edge is selected
11: Rising and falling edges are both selected
TRGV Input Enable
This bit disables starting counting-up TCNTV by the input
of the TRGV pin and halting counting-up TCNTV when
TCNTV is cleared by a compare match.
Reserved
This bit is always read as 1 and cannot be modified.
Internal Clock Select 0
This bit selects clock signals to input to TCNTV in
combination with CKS2 to CKS0 in TCRV0.
Refer to table 10-2.
10.4 Operation
10.4.1 Timer V operation
1. According to table 10-2, six internal/external clock signals output by prescaler S can be
selected as the timer V operating clock signals. When the operating clock signal is selected,
TCNTV starts counting-up. Figure 10-2 shows the count timing with an internal clock signal
selected, and figure 10-3 shows the count timing with both edges of an external clock signal
selected.
Rev. 1.0, 03/01, page 115 of 280