English
Language : 

PIC18F1220_07 Datasheet, PDF (267/308 Pages) Microchip Technology – 18/20/28-Pin High-Performance, Enhanced Flash Microcontrollers with 10-bit A/D and nanoWatt Technology
PIC18F1220/1320
FIGURE 22-14: A/D CONVERSION TIMING
BSF ADCON0, GO
(Note 2)
131
Q4
130
A/D CLK(1)
132
A/D DATA
9
8 7 ... ... 2
1
0
ADRES
ADIF
GO
SAMPLE
OLD_DATA
Sampling Stopped
NEW_DATA
TCY
DONE
Note 1: If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts.
This allows the SLEEP instruction to be executed.
2: This is a minimal RC delay (typically 100 ns), which also disconnects the holding capacitor from the analog input.
TABLE 22-14: A/D CONVERSION REQUIREMENTS
Param
No.
Symbol
Characteristic
Min Max Units
Conditions
130 TAD
A/D Clock Period
PIC18F1X20
PIC18LF1X20
1.6
20(5)
μs TOSC based, VREF ≥ 3.0V
3.0
20(5)
μs TOSC based, VREF full range
PIC18F1X20
2.0
6.0
μs A/D RC mode
PIC18LF1X20
3.0
9.0
μs A/D RC mode
131 TCNV Conversion Time
11
12
TAD
(not including acquisition time) (Note 1)
132 TACQ Acquisition Time (Note 3)
15
—
μs -40°C ≤ Temp ≤ +125°C
10
—
μs 0°C ≤ Temp ≤ +125°C
135 TSWC Switching Time from Convert → Sample
— (Note 4)
136 TAMP Amplifier Settling Time (Note 2)
1
—
μs This may be used if the
“new” input voltage has not
changed by more than 1 LSb
(i.e., 5 mV @ 5.12V) from the
last sampled voltage (as
stated on CHOLD).
Note 1: ADRES register may be read on the following TCY cycle.
2: See Section 17.0 “10-Bit Analog-to-Digital Converter (A/D) Module” for minimum conditions when input
voltage has changed more than 1 LSb.
3: The time for the holding capacitor to acquire the “New” input voltage, when the voltage changes full scale after
the conversion (AVDD to AVSS, or AVSS to AVDD). The source impedance (RS) on the input channels is 50Ω.
4: On the next Q4 cycle of the device clock.
5: The time of the A/D clock period is dependent on the device frequency and the TAD clock divider.
© 2007 Microchip Technology Inc.
DS39605F-page 265