English
Language : 

AK4671_10 Datasheet, PDF (155/166 Pages) Asahi Kasei Microsystems – Stereo CODEC with MIC/RCV/HP-AMP
[AK4671]
■ Stop of Clock
Master clock can be stopped when ADC and DAC are not used.
1. PLL Master Mode
PMPLL bit
(Addr:02H, D0)
MCKO bit
(Addr:02H, D2)
External MCKI
"1" or "0"
Input
(1)
(1)
(2)
Example:
Audio I/F Format: MSB justified (ADC & DAC)
BICK frequency at Master Mode: 64fs
Input Master Clock Select at PLL Mode: 11.2896MHz
Sampling Frequency: 44.1kHz
(1) Addr:02H, Data:02H
(2) Stop an external MCKI
Figure 117. Clock Stopping Sequence (1)
<Example>
(1) Power down PLL: PMPLL bit = “1” → “0”
Stop MCKO clock: MCKO bit = “1” → “0”
(2) Stop an external MCKI clock.
2. PLL Slave (MCKI pin)
PMPLL bit
(Addr:02H, D0)
MCKO bit
(Addr:02H, D2)
External MCKI
Input
Example
(1)
Audio I/F Format: MSB justified (ADC & DAC)
PLL Reference clock: MCKI
BICK frequency: 64fs
(1)
Sampling Frequency: 44.1kHz
(1) Addr:02H, Data:00H
(2)
(2) Stop the external clocks
Figure 118. Clock Stopping Sequence (2)
<Example>
(1) Power down PLL: PMPLL bit = “1” → “0”
Stop MCKO output: MCKO bit = “1” → “0”
(2) Stop the external master clock.
3. PLL Slave Mode (LRCK or BICK pin)
PMPLL bit
(Addr:02H, D0)
External BICK
External LRCK
Input
Input
(1)
(2)
(2)
Example
Audio I/F Format: MSB justified (ADC & DAC)
PLL Reference clock: BICK
BICK frequency: 64fs
Sampling Frequency: 44.1kHz
(1) Addr:02H, Data:00H
(2) Stop the external clocks
Figure 119. Clock Stopping Sequence (3)
<Example>
(1) Power down PLL: PMPLL bit = “1” → “0”
(2) Stop the external BICK and LRCK clocks
MS0666-E-02
- 155 -
2010/06