English
Language : 

K522H1HACF-B050 Datasheet, PDF (3/94 Pages) Samsung semiconductor – MCP Specification
K522H1HACF-B050
datasheet
Rev. 1.0
MCP Memory
1. FEATURES
<Common>
• Operating Temperature : -25°C ~ 85°C
• Package : 153ball FBGA Type - 8x9x1.0mmt, 0.5mm pitch
<NAND Flash>
• Voltage Supply : 1.7V ~ 1.95V
• Organization
- Memory Cell Array :
(256M + 8M) x 8bit for 2Gb
(512M + 16M) x 8bit for 4Gb DDP
- Data Register : (2K + 64) x 8bit
• Automatic Program and Erase
- Page Program : (2K + 64)Byte
- Block Erase : (128K + 4K)Byte
• Page Read Operation
- Page Size : (2K + 64)Byte
- Random Read : 40μs(Max.)
- Serial Access : 42ns(Min.)
• Fast Write Cycle Time
- Page Program time : 250μs(Typ.)
- Block Erase Time : 2ms(Typ.)
• Command/Address/Data Multiplexed I/O Port
• Hardware Data Protection
- Program/Erase Lockout During Power Transitions
• Reliable CMOS Floating-Gate Technology
-Endurance : 100K Program/Erase Cycles
with 1bit/512Byte ECC for x8,
• Command Driven Operation
• Unique ID for Copyright Protection
<Mobile DDR SDRAM>
• VDD/VDDQ = 1.8V/1.8V
• Double-data-rate architecture; two data transfers per clock cycle.
• Bidirectional data strobe (DQS).
• Four banks operation.
• Differential clock inputs (CK and CK).
• MRS cycle with address key programs.
- CAS Latency (2, 3)
- Burst Length (2, 4, 8, 16)
- Burst Type (Sequential & Interleave)
• EMRS cycle with address key programs.
- Partial Array Self Refresh (Full, 1/2, 1/4 Array)
- Output Driver Strength Control (Full, 1/2, 1/4, 1/8, 3/4, 3/8, 5/8, 7/8)
• Internal Temperature Compensated Self Refresh.
• All inputs except data & DM are sampled at the positive going edge of the
system clock (CK).
• Data I/O transactions on both edges of data strobe, DM for masking.
• Edge aligned data output, center aligned data input.
• No DLL; CK to DQS is not synchronized.
• DM for write masking only.
• Auto refresh duty cycle.
- 7.8us for -25 to 85 °C
• Clock stop capability.
Operating Frequency
Speed @CL31)
NOTE :
1) CAS Latency
DDR400
200MHz
Address configuration
Organization
64Mx16
Bank
BA0,BA1
Row
A0 - A13
- DM is internally loaded to match DQ and DQS identically.
Column
A0 - A9
-3-