English
Language : 

DS077 Datasheet, PDF (53/108 Pages) Xilinx, Inc – Product Availability
R
Spartan-IIE FPGA Family:
Pinout Tables
DS077-4 (2.3) June 18, 2008
0 Product Specification
Introduction
This section describes how the various pins on a
Spartan®-IIE FPGA connect within the supported
component packages, and provides device-specific thermal
characteristics. Spartan-IIE FPGAs are available in both
standard and Pb-free, RoHS versions of each package, with
the Pb-free version adding a “G” to the middle of the
package code. Except for the thermal characteristics, all
information for the standard package applies equally to the
Pb-free package.
Pin Types
Most pins on a Spartan-IIE FPGA are general-purpose,
user-defined I/O pins. There are, however, different
functional types of pins on Spartan-IIE FPGA packages, as
outlined below.
Pin Definitions
Pad Name
GCK0, GCK1, GCK2,
GCK3
DLL
M0, M1, M2
CCLK
PROGRAM
DONE
INIT
DOUT/BUSY
Dedicated
Pin
No
No
Yes
Yes
Yes
Yes
No
No
Direction
Input
Input
Input
Input or Output
Input
Bidirectional
Bidirectional
(Open-drain)
Output
Description
Clock input pins that connect to Global Clock buffers or DLL
inputs. These pins become user inputs when not needed for
clocks.
Clock input pins that connect to DLL input or feedback clocks.
Differential clock input (N input of pair) when paired with adjacent
GCK input. Becomes a user I/O when not needed for clocks.
Mode pins used to specify the configuration mode.
The configuration Clock I/O pin. It is an input for Slave Parallel
and Slave Serial modes, and output in Master Serial mode. After
configuration, it is an input only with Don’t Care logic levels.
Initiates a configuration sequence when asserted Low.
Indicates that configuration loading is complete, and that the
start-up sequence is in progress. The output may be open drain.
When Low, indicates that the configuration memory is being
cleared. Goes High to indicate the end of initialization. Goes back
Low to indicate a CRC error. This pin becomes a user I/O after
configuration.
In Slave Parallel mode, BUSY controls the rate at which
configuration data can be loaded. It is not needed below 50 MHz.
This pin becomes a user I/O after configuration unless the Slave
Parallel port is retained.
In serial modes, DOUT provides configuration data to
downstream devices in a daisy-chain. This pin becomes a user
I/O after configuration.
© 2003-2007 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other
trademarks are the property of their respective owners.
DS077-4 (2.3) June 18, 2008
www.xilinx.com
53
Product Specification