English
Language : 

LAN91C111_11 Datasheet, PDF (52/133 Pages) SMSC Corporation – 10/100 Non-PCI Ethernet Single Chip MAC + PHY
10/100 Non-PCI Ethernet Single Chip MAC + PHY
Datasheet
8.9 Bank 0 - Memory Information Register
OFFSET
NAME
MEMORY INFORMATION
8
REGISTER
TYPE
READ ONLY
SYMBOL
MIR
HIGH
BYTE
FREE MEMORY AVAILABLE (IN BYTES * 2K * M)
0
0
0
0
0
1
0
0
LOW
BYTE
MEMORY SIZE (IN BYTES *2K * M)
0
0
0
0
0
1
0
0
FREE MEMORY AVAILABLE - This register can be read at any time to determine the amount of free
memory. The register defaults to the MEMORY SIZE upon POR (Power On Reset) or upon the RESET
MMU command.
MEMORY SIZE - This register can be read to determine the total memory size.
All memory related information is represented in 2K * M byte units, where the multiplier M is 1 for
LAN91C111.
8.10 Bank 0 - Receive/Phy Control Register
OFFSET
NAME
RECEIVE/PHY CONTROL
A
REGISTER
TYPE
READ/WRITE
SYMBOL
RPCR
HIGH
BYTE
LOW
BYTE
Reserved Reserved SPEED
0
LS2A
0
LS1A
0
LS0A
0
0
0
DPLX
0
LS2B
0
ANEG
0
LS1B
0
Reserved Reserved Reserved
0
LS0B
0
Reserved
0
Reserved
0
0
0
SPEED – Speed select Input. This bit is valid and selects 10/100 PHY operation only when the ANEG
Bit = 0, this bit overrides the SPEED bit in the PHY Register 0 (Control Register) and determine the
speed mode. When this bit is set (1), the Internal PHY will operate at 100Mbps. When this bit is
cleared (0), the Internal PHY will operate at 10Mbps. When the ANEG bit = 1, this bit is ignored and
10/100 operation is determined by the outcome of the Auto-negotiation or this bit is overridden by the
SPEED bit in the PHY Register 0 (Control Register) when the ANEG_EN bit in the PHY Register 0
(Control Register) is clear.
Revision 1.92 (06-27-11)
52
DATASHEET
SMSC LAN91C111 REV C