English
Language : 

82443GX Datasheet, PDF (61/128 Pages) Intel Corporation – Intel 440GX AGPset: 82443GX Host Bridge/Controller
Register Description
3.3.30
3.3.31
ACAPID—AGP Capability Identifier Register (Device 0)
Address Offset:
Default Value:
Access:
Size:
A0–A3h
00100002h/00000000h
Read Only
32 bits
This register provides normal identifier for AGP capability.
Bit
31:24
23:20
19:16
15:8
7:0
Description
Reserved
Major AGP Revision Number. This field provides a major revision number of AGP specification to
which this version of the 82443GX conforms. When the AGP DIS bit (PMCR[1]) is set to 0, this
number is set to value of “0001b” (i.e., implying Rev 1.x). When the AGP DIS bit (PMCR[1]) is set
to 1, This number is set to “0000b”.
Minor AGP Revision Number. These bits provide a minor revision number of AGP specification
to which this version of 82443GX conforms. This number is hardwired to value of “0000” (i.e.,
implying Rev x.0). Together with major revision number this field identifies 82443GX as an AGP
REV 1.0 compliant device.
Next Capability Pointer. AGP capability is the first and the last capability described via the
capability pointer mechanism.
0s = Hardwired to 0s to indicate the end of the capability linked list.
AGP Capability ID. This field identifies the linked list item as containing AGP registers. When the
AGP DIS bit (PMCR[1]) is set to 0, this field has a value of 0000_0010b assigned by the PCI SIG.
When the AGP DIS bit (PMCR[1]) is set to 1, this field has a value of 00h.
AGPSTAT—AGP Status Register (Device 0)
Address Offset:
Default Value:
Access:
Size:
A4–A7h
1F000203h
Read Only
32 bits
This register reports AGP compliant device capability/status.
Bit
31:24
23:10
9
8:2
1:0
Description
AGP Maximum Request Queue Depth (RO). This field is hardwired to 1Fh to indicate a
maximum of 32 outstanding AGP command requests can be handled by the 82443GX.
Reserved
AGP Side Band Addressing Supported. This bit indicates that the 82443GX supports side band
addressing. It is hardwired to 1.
Reserved
AGP Data Transfer Type Supported (R/W). Bit 0 identifies if AGP compliant device supports 1x
data transfer mode and bit 1 identifies if AGP compliant device supports 2x data transfer mode.
Configuration software will update this field by setting only one bit that corresponds to the
capability of AGP master (after that capability has been verified by accessing the same functional
register within the AGP masters configuration space).
00 = Not allowed
01 = 1x data transfer mode supported
10 = 2x data transfer mode supported
11 = (default)
NOTE: The selected data transfer mode apply to both AD bus and SBA bus.
82443GX Host Bridge Datasheet
3-37