English
Language : 

MC68HC908LJ24 Datasheet, PDF (312/464 Pages) Motorola, Inc – Microcontrollers
Serial Peripheral Interface Module (SPI)
14.14 I/O Registers
Three registers control and monitor SPI operation:
• SPI control register (SPCR)
• SPI status and control register (SPSCR)
• SPI data register (SPDR)
14.14.1 SPI Control Register
The SPI control register:
• Enables SPI module interrupt requests
• Configures the SPI module as master or slave
• Selects serial clock polarity and phase
• Configures the SPSCK, MOSI, and MISO pins as open-drain
outputs
• Enables the SPI module
Address: $0010
Bit 7
Read:
SPRIE
Write:
Reset: 0
6
5
R SPMSTR
0
1
= Unimplemented
4
CPOL
0
3
2
1
CPHA SPWOM SPE
1
0
0
R = Reserved
Figure 14-13. SPI Control Register (SPCR)
Bit 0
SPTIE
0
SPRIE — SPI Receiver Interrupt Enable Bit
This read/write bit enables CPU interrupt requests generated by the
SPRF bit. The SPRF bit is set when a byte transfers from the shift
register to the receive data register. Reset clears the SPRIE bit.
1 = SPRF CPU interrupt requests enabled
0 = SPRF CPU interrupt requests disabled
Data Sheet
312
MC68HC908LJ24/LK24 — Rev. 2.1
Serial Peripheral Interface Module (SPI)
Freescale Semiconductor