English
Language : 

XRT72L52 Datasheet, PDF (4/480 Pages) Exar Corporation – TWO CHANNEL DS3/E3 FRAMER IC WITH HDLC CONTROLLER
XRT72L52
TWO CHANNEL DS3/E3 FRAMER IC WITH HDLC CONTROLLER
REV. P1.1.3
áç
PRELIMINARY
TABLE 4: PIN DESCRIPTION OF THE MICROPROCESSOR INTERFACE SIGNALS WHILE THE MICROPROCESSOR IN-
TERFACE IS OPERATING IN THE MOTOROLA MODE ..................................................................................... 44
2.3 INTERFACING THE XRT72L52 DS3/E3 FRAMER TO THE LOCAL µC/µP VIA THE MICROPROCESSOR INTERFACE BLOCK
44
2.3.1 Interfacing the XRT72L52 DS3/E3 Framer to the Microprocessor over an 8 bit wide bi-directional Data Bus
44
2.3.2 Data Access Modes ................................................................................................................................ 45
Figure 25. Behavior of Microprocessor Interface signals during an Intel-type Programmed I/O Read Oper-
ation ....................................................................................................................................................... 46
Figure 26. Behavior of the Microprocessor Interface Signals, during an Intel-type Programmed I/O Write
Operation ............................................................................................................................................... 47
Figure 27. Illustration of the Behavior of Microprocessor Interface signals, during a Motorola-type Pro-
grammed I/O Read Operation ............................................................................................................... 48
Figure 28. Illustration of the Behavior of the Microprocessor Interface signal, during a Motorola-type Pro-
grammed I/O Write Operation ............................................................................................................... 49
Figure 29. Behavior of the Microprocessor Interface Signals, during the Initial Read Operation of a Burst
Cycle (Intel Type Processor) ................................................................................................................. 50
Figure 30. Behavior of the Microprocessor Interface Signals, during subsequent Read Operations within
the Burst I/O Cycle ................................................................................................................................ 51
Figure 31. Behavior of the Microprocessor Interface signals, during the Initial Write Operation of a Burst
Cycle (Intel-type Processor) .................................................................................................................. 53
Figure 32. Behavior of the Microprocessor Interface Signals, during subsequent Write Operations within
the Burst I/O Cycle ................................................................................................................................ 54
Figure 33. Behavior of the Microprocessor Interface Signals, during the Initial Read Operation of a Burst
Cycle (Motorola Type Processor) .......................................................................................................... 55
Figure 34. Behavior the Microprocessor Interface Signals, during subsequent Read Operations within the
Burst I/O Cycle (Motorola-type µC/µP) .................................................................................................. 56
Figure 35. Behavior of the Microprocessor Interface signals, during the Initial Write Operation of a Burst
Cycle (Motorola-type Processor) ........................................................................................................... 57
Figure 36. Behavior of the Microprocessor Interface Signals, during subsequent Write Operations with the
Burst I/O Cycle (Motorola-type µC/µP) .................................................................................................. 58
2.4 ON-CHIP REGISTER ORGANIZATION ...................................................................................................................... 58
2.4.1 Framer Register Addressing .................................................................................................................... 58
TABLE 5: REGISTER ADDRESSING OF THE FRAMER PROGRAMMER REGISTERS ......................................... 59
2.4.2 Framer Register Description .................................................................................................................... 62
PART NUMBER REGISTER (ADDRESS = 0X02) .......................................................................................... 65
VERSION NUMBER REGISTER (ADDRESS = 0X03) ..................................................................................... 65
BLOCK INTERRUPT ENABLE REGISTER (ADDRESS = 0X04) ........................................................................ 65
BLOCK INTERRUPT STATUS REGISTER (ADDRESS = 0X05) ........................................................................ 66
TEST REGISTER (ADDRESS = 0X0C) ....................................................................................................... 67
RXDS3 CONFIGURATION & STATUS REGISTER (ADDRESS = 0X10) ........................................................... 68
RXDS3 STATUS REGISTER (ADDRESS = 0X11) ........................................................................................ 69
RXDS3 INTERRUPT ENABLE REGISTER (ADDRESS = 0X12) ....................................................................... 70
RXDS3 INTERRUPT STATUS REGISTER (ADDRESS = 0X13) ....................................................................... 71
RXDS3 SYNC DETECT ENABLE REGISTER (ADDRESS = 0X14) ................................................................ 73
RXDS3 FEAC INTERRUPT ENABLE/STATUS REGISTER (ADDRESS = 0X17) ............................................... 73
RXDS3 LAPD CONTROL REGISTER (ADDRESS = 0X18) ........................................................................... 74
RXDS3 LAPD STATUS REGISTER (ADDRESS = 0X19) .............................................................................. 75
2.4.3 Receive E3 Framer Configuration Registers (ITU-T G.832) .................................................................... 75
RXE3 CONFIGURATION & STATUS REGISTER 1 (ADDRESS = 0X10) ........................................................... 76
RXE3 CONFIGURATION & STATUS REGISTER 2 (ADDRESS = 0X11) ........................................................... 77
RXE3 INTERRUPT ENABLE REGISTER - 1 (ADDRESS = 0X12) .................................................................... 78
RXE3 INTERRUPT ENABLE REGISTER - 2 (ADDRESS = 0X13) .................................................................... 79
RXE3 INTERRUPT STATUS REGISTER - 1 (ADDRESS = 0X14) .................................................................... 79
RXE3 INTERRUPT STATUS REGISTER - 2 (ADDRESS = 0X15) .................................................................... 81
II