|
EP2C8T144I8N Datasheet, PDF (235/470 Pages) Altera Corporation – Cyclone II Device Handbook, Volume 1 | |||
|
◁ |
Altera Corporation
February 2008
Cyclone II Memory Blocks
Figure 8â10. Cyclone II True Dual-Port Mode Note (1)
data_a[ ]
address_a[ ]
wren_a
byteena_a[ ]
addressstall_a
clock_a
enable_a
aclr_a
q_a[ ]
data_b[ ]
address_b[ ]
wren_b
byteena_b[ ]
addressstall_b
clock_b
enable_b
aclr_b
q_b[ ]
Note to Figure 8â10:
(1) True dual-port memory supports input and output clock mode in addition to the
independent clock mode shown.
The widest bit configuration of the M4K blocks in true dual-port mode is
256 Ã 16-bit (18-bit with parity).
The 128 Ã 32-bit (36-bit with parity) configuration of the M4K block is
unavailable because the number of output drivers is equivalent to the
maximum bit width. The maximum width of the true dual-port RAM
equals half of the total number of output drivers because true dual-port
RAM has outputs on two ports. Table 8â6 lists the possible M4K block
mixed-port width configurations.
Table 8â6. Cyclone II Memory Block Mixed-Port Width Configurations (True
Dual-Port)
Write Port
Read Port
4K Ã 1 2K Ã 2 1K Ã 4 512 Ã 8 256 Ã 16 512 Ã 9 256 Ã 18
4K Ã 1
vvv
v
v
2K Ã 2
vvv
v
v
1K Ã 4
vvv
v
v
512 Ã 8
v
v
v
v
v
256 Ã 16 v
v
v
v
v
512 Ã 9
v
v
256 Ã 18
v
v
In true dual-port configuration, the RAM outputs are in
read-during-write mode. This means that during a write operation, data
being written to the A or B port of the RAM flows through to the A or B
8â13
Cyclone II Device Handbook, Volume 1
|
▷ |