English
Language : 

EP2C8T144I8N Datasheet, PDF (224/470 Pages) Altera Corporation – Cyclone II Device Handbook, Volume 1
Overview
Table 8–1. Summary of M4K Memory Features (Part 2 of 2)
Feature
Packed mode
Address clock enable
Single-port mode
Simple dual-port mode
True dual-port mode
Embedded shift register mode (2)
ROM mode
FIFO buffer (2)
Simple dual-port mixed width support
True dual-port mixed width support
Memory Initialization File (.mif)
Mixed-clock mode
Power-up condition
Register clears
Same-port read-during-write
Mixed-port read-during-write
M4K Blocks
v
v
v
v
v
v
v
v
v
v
v
v
Outputs cleared
Output registers only
New data available at positive clock
edge
Old data available at positive clock
edge
Notes to Table 8–1:
(1) Maximum performance information is preliminary until device characterization.
(2) FIFO buffers and embedded shift registers require external logic elements (LEs)
for implementing control logic.
Table 8–2 shows the capacity and distribution of the M4K memory blocks
in each Cyclone II device family member.
Table 8–2. Number of M4K Blocks in Cyclone II Devices (Part 1 of 2)
Device
EP2C5
EP2C8
EP2C15
EP2C20
EP2C35
M4K Blocks
26
36
52
52
105
Total RAM Bits
119,808
165,888
239,616
239,616
483,840
8–2
Cyclone II Device Handbook, Volume 1
Altera Corporation
February 2008