English
Language : 

W632GU8KB Datasheet, PDF (79/160 Pages) Winbond – 32M X 8 BANKS X 8 BIT DDR3L SDRAM
W632GU8KB
8.19 On-Die Termination (ODT)
ODT (On-Die Termination) is a feature of the DDR3L SDRAM that allows the DRAM to turn on/off
termination resistance for each DQ, DQS, DQS# and DM (and TDQS, TDQS#, when enabled via
A11=1 in MR1) signal via the ODT control pin. The ODT feature is designed to improve signal integrity
of the memory channel by allowing the DRAM controller to independently turn on/off termination
resistance for any or all DRAM devices. More details about ODT control modes and ODT timing
modes can be found further down in this document:
 The ODT control modes are described in section 8.19.1
 The ODT synchronous mode is described in section 8.19.2
 The dynamic ODT feature is described in section 8.19.3
 The ODT asynchronous mode is described in section 8.19.4
 The transitions between ODT synchronous and asynchronous are described in section 8.19.4.1
through section 8.19.4.4
The ODT feature is turned off and not supported in Self-Refresh mode.
A simple functional representation of the DRAM ODT feature is shown in Figure 73.
To other
circuitry
like
RCV,…
ODT
VDDQ / 2
RTT
Swtich
DQ, DQS, DM, TDQS
Figure 73 – Functional Representation of ODT
The switch is enabled by the internal ODT control logic, which uses the external ODT pin and other
control information, see below. The value of RTT is determined by the settings of Mode Register bits
(See Figure 6 - MR1 Definition and Figure 7 - MR2 Definition). The ODT pin will be ignored if the
Mode Registers MR1 and MR2 are programmed to disable ODT, and in self-refresh mode.
8.19.1 ODT Mode Register and ODT Truth Table
The ODT Mode is enabled if any of MR1 {A9, A6, A2} or MR2 {A10, A9} are non zero. In this case, the
value of RTT is determined by the settings of those bits (see Figure 6 on page 19).
Application: Controller sends WR command together with ODT asserted.
 One possible application: The rank that is being written to provides termination.
 DRAM turns ON termination if it sees ODT asserted (unless ODT is disabled by MR).
 DRAM does not use any write or read command decode information.
 The Termination Truth Table is shown in Table 9.
Table 9 – Termination Truth Table
ODT pin
0
1
DRAM Termination State
OFF
ON, (OFF, if disabled by MR1 {A9, A6, A2} and MR2 {A10, A9} in general)
- 79 -
Publication Release Date: Jan. 20, 2015
Revision: A05